/* * Memory allocator for SRAM: calculates the new ceiling address * for pushing a function using the fncpy API. * * Note that fncpy requires the returned address to be aligned * to an 8-byte boundary.
*/ staticvoid *omap_sram_push_address(unsignedlong size)
{ unsignedlong available, new_ceil = (unsignedlong)omap_sram_ceil;
available = omap_sram_ceil - (omap_sram_base + omap_sram_skip);
if (size > available) {
pr_err("Not enough space in SRAM\n"); return NULL;
}
sram = omap_sram_push_address(size); if (!sram) return NULL;
base = (unsignedlong)sram & PAGE_MASK;
pages = PAGE_ALIGN(size) / PAGE_SIZE;
set_memory_rw(base, pages);
dst = fncpy(sram, funcp, size);
set_memory_rox(base, pages);
return dst;
}
/* * The SRAM context is lost during off-idle and stack * needs to be reset.
*/ staticvoid omap_sram_reset(void)
{
omap_sram_ceil = omap_sram_base + omap_sram_size;
}
/* * Depending on the target RAMFS firewall setup, the public usable amount of * SRAM varies. The default accessible size for all device types is 2k. A GP * device allows ARM11 but not other initiators for full size. This * functionality seems ok until some nice security API happens.
*/ staticint is_sram_locked(void)
{ if (omap_type() == OMAP2_DEVICE_TYPE_GP) { /* RAMFW: R/W access to all initiators for all qualifier sets */ if (cpu_is_omap242x()) {
writel_relaxed(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
writel_relaxed(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
writel_relaxed(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
} if (cpu_is_omap34xx()) {
writel_relaxed(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
writel_relaxed(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
writel_relaxed(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
writel_relaxed(0x0, OMAP34XX_VA_ADDR_MATCH2);
writel_relaxed(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
} return 0;
} else return 1; /* assume locked with no PPA or security driver */
}
/* * The amount of SRAM depends on the core type. * Note that we cannot try to test for SRAM here because writes * to secure SRAM will hang the system. Also the SRAM is not * yet mapped at this point.
*/ staticvoid __init omap_detect_sram(void)
{
omap_sram_skip = SRAM_BOOTLOADER_SZ; if (is_sram_locked()) { if (cpu_is_omap34xx()) {
omap_sram_start = OMAP3_SRAM_PUB_PA; if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
(omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
omap_sram_size = 0x7000; /* 28K */
omap_sram_skip += SZ_16K;
} else {
omap_sram_size = 0x8000; /* 32K */
}
} else {
omap_sram_start = OMAP2_SRAM_PUB_PA;
omap_sram_size = 0x800; /* 2K */
}
} else { if (cpu_is_omap34xx()) {
omap_sram_start = OMAP3_SRAM_PA;
omap_sram_size = 0x10000; /* 64K */
} else {
omap_sram_start = OMAP2_SRAM_PA; if (cpu_is_omap242x())
omap_sram_size = 0xa0000; /* 640K */ elseif (cpu_is_omap243x())
omap_sram_size = 0x10000; /* 64K */
}
}
}
/* * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
*/ staticvoid __init omap2_map_sram(void)
{ unsignedlong base; int pages; int cached = 1;
if (cpu_is_omap34xx()) { /* * SRAM must be marked as non-cached on OMAP3 since the * CORE DPLL M2 divider change code (in SRAM) runs with the * SDRAM controller disabled, and if it is marked cached, * the ARM may attempt to write cache lines back to SDRAM * which will cause the system to hang.
*/
cached = 0;
}
if (omap_sram_size == 0) return;
omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size, cached); if (!omap_sram_base) {
pr_err("SRAM: Could not map\n"); return;
}
omap_sram_reset();
/* * Looks like we need to preserve some bootloader code at the * beginning of SRAM for jumping to flash for reboot to work...
*/
memset_io(omap_sram_base + omap_sram_skip, 0,
omap_sram_size - omap_sram_skip);
base = (unsignedlong)omap_sram_base;
pages = PAGE_ALIGN(omap_sram_size) / PAGE_SIZE;
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.