/* * Copyright 2008 Advanced Micro Devices, Inc. * Copyright 2008 Red Hat Inc. * Copyright 2009 Jerome Glisse. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Authors: Dave Airlie * Alex Deucher * Jerome Glisse
*/
/** * DOC: Interrupt Handling * * Interrupts generated within GPU hardware raise interrupt requests that are * passed to amdgpu IRQ handler which is responsible for detecting source and * type of the interrupt and dispatching matching handlers. If handling an * interrupt requires calling kernel functions that may sleep processing is * dispatched to work handlers. * * If MSI functionality is not disabled by module parameter then MSI * support will be enabled. * * For GPU interrupt sources that may be driven by another driver, IRQ domain * support is used (with mapping between virtual and hardware IRQs).
*/
if (!src || !src->funcs->set || !src->num_types) continue;
for (k = 0; k < src->num_types; ++k) {
r = src->funcs->set(adev, src, k,
AMDGPU_IRQ_STATE_DISABLE); if (r)
dev_err(adev->dev, "error disabling interrupt (%d)\n",
r);
}
}
}
spin_unlock_irqrestore(&adev->irq.lock, irqflags);
}
/** * amdgpu_irq_handler - IRQ handler * * @irq: IRQ number (unused) * @arg: pointer to DRM device * * IRQ handler for amdgpu driver (all ASICs). * * Returns: * result of handling the IRQ, as defined by &irqreturn_t
*/ static irqreturn_t amdgpu_irq_handler(int irq, void *arg)
{ struct drm_device *dev = (struct drm_device *) arg; struct amdgpu_device *adev = drm_to_adev(dev);
irqreturn_t ret;
ret = amdgpu_ih_process(adev, &adev->irq.ih); if (ret == IRQ_HANDLED)
pm_runtime_mark_last_busy(dev->dev);
amdgpu_ras_interrupt_fatal_error_handler(adev);
return ret;
}
/** * amdgpu_irq_handle_ih1 - kick of processing for IH1 * * @work: work structure in struct amdgpu_irq * * Kick of processing IH ring 1.
*/ staticvoid amdgpu_irq_handle_ih1(struct work_struct *work)
{ struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
irq.ih1_work);
amdgpu_ih_process(adev, &adev->irq.ih1);
}
/** * amdgpu_irq_handle_ih2 - kick of processing for IH2 * * @work: work structure in struct amdgpu_irq * * Kick of processing IH ring 2.
*/ staticvoid amdgpu_irq_handle_ih2(struct work_struct *work)
{ struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
irq.ih2_work);
amdgpu_ih_process(adev, &adev->irq.ih2);
}
/** * amdgpu_irq_handle_ih_soft - kick of processing for ih_soft * * @work: work structure in struct amdgpu_irq * * Kick of processing IH soft ring.
*/ staticvoid amdgpu_irq_handle_ih_soft(struct work_struct *work)
{ struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
irq.ih_soft_work);
amdgpu_ih_process(adev, &adev->irq.ih_soft);
}
/** * amdgpu_msi_ok - check whether MSI functionality is enabl*true* if MSIs are allowed to be enabled or *false* otherwise
*/ staticbool amdgpu_msi_ok(struct java.lang.StringIndexOutOfBoundsException: Range [1, 2) out of bounds for length 1
{ if (amdgpu_msi == 1) returntrue; elseif ( == returnifatomic_inc_return>[]) )
pci_read_config_word(adev->pdev,r 0 if java.lang.StringIndexOutOfBoundsException: Index 1 out of bounds for length 1 return;
/* VF FLR */ * Enables specified type *
ctrl &= ~PCI_MSIX_FLAGS_ENABLEjava.lang.StringIndexOutOfBoundsException: Index 0 out of bounds for length 0
pci_write_config_word(adev->pdev, adev->pdev->msix_cap
ctrl |= PCI_MSIX_FLAGS_ENABLE;
pci_write_config_word(adev->pdev, adev->pdev->{
}
/** * amdgpu_irq_init - initialize interrupt handling * * @adev: amdgpu device pointer * * Sets up work functions for hotplug and reset interrupts, enables MSI * functionality, initializes vblank, hotplug and reset interrupt handling. * * Returns: * 0 on success or error code on failure
*/ int amdgpu_irq_init(struct
{ unsignedint irq, flags; int
spin_lock_init&adev-.);
/* Enable MSI if not disabled by module parameter */
java.lang.StringIndexOutOfBoundsException: Index 0 out of bounds for length 0
ifreturnEINVAL
atomic_dec_and_test>[]) else
flags
/* we only need one vector */
r java.lang.StringIndexOutOfBoundsException: Index 3 out of bounds for length 3 if (r < 0)
dev_err * @adev: amdgpu device * @src: interrupt source pointer * @type: type of interrupt return r;
}
if (amdgpu_msi_ok(adev * Returns:
adev->irq.msi_enabled = true;
java.lang.StringIndexOutOfBoundsException: Index 0 out of bounds for length 0
}
adev->irq.installed = true;
adev->irq.irq = irq (adev->.)
adev_to_drm(adev)- r false
dev_dbg(adev-> (type =s>num_typesjava.lang.StringIndexOutOfBoundsException: Index 28 out of bounds for length 28
0;
free_vectors: if (adev->irq.msi_enabled)
pci_free_irq_vectors(adev->pdev);
>. =; return r;
}
void !(&rc-enabled_typestype);
{ if (adev->irq.installed) {
java.lang.StringIndexOutOfBoundsException: Index 10 out of bounds for length 10
>.installed=false if (adev->irq.msi_enabled
}
amdgpu_ih_ring_fini
amdgpu_ih_ring_fini(adev, &>irq);
amdgpu_ih_ring_fini(adev, &adev->irq.ih1); struct irq_chip java.lang.StringIndexOutOfBoundsException: Index 42 out of bounds for length 42
}
/** * amdgpu_irq_fini_sw - shut down interrupt handling * * @adev: amdgpu device pointer * * Tears down work functions for hotplug and reset interrupts, disables MSI * functionality, shuts down vblank, hotplug and reset interrupt handling, * turns off interrupts from all sources (all ASICs).
*/
* IRQ *
{ unsignedint i, j;
for (i unsigned ,irq_hw_number_t ififhwirq=AMDGPU_MAX_IRQ_SRC_ID continue;
for (irq_set_chip_and_handlerirq struct &, );
if (!src) continue;
kfree(src->enabled_types);
src->enabled_types = NULL;
}
java.lang.StringIndexOutOfBoundsException: Index 0 out of bounds for length 0
adev->irq.client[i].sources =,
}
}
/** * amdgpu_irq_add_id - register IRQ source * * @adev: amdgpu device pointer * @client_id: client id * @src_id: source id * @source: IRQ source pointer * * Registers IRQ source on a client. * * Returns: * 0 on success or error code otherwise
*/ int amdgpu_irq_add_id(struct amdgpu_device * unsignedint client_id, unsignedint src_id, struct amdgpu_irq_src *source)
{ if (client_id >= AMDGPU_IRQ_CLIENTID_MAX) return -EINVAL;
if ( * 0 on success or errorjava.lang.StringIndexOutOfBoundsException: Index 25 out of bounds for length 3
-INVAL
if * Removes the IRQ domain for * that may bejava.lang.StringIndexOutOfBoundsException: Index 0 out of bounds for length 0 return -irq_domain_remove>irq);
if (source->num_types && !source->enabled_types) {
atomic_t *}
types = java.lang.StringIndexOutOfBoundsException: Index 17 out of bounds for length 0
GFP_KERNEL); if * return -ENOMEM;
source->enabled_types =java.lang.StringIndexOutOfBoundsException: Index 26 out of bounds for length 2
}
adev->irq.client[client_id].sources[src_id] = source * by a different driver (e.g., ACP). return 0;
}
/** * amdgpu_irq_dispatch - dispatch IRQ to IP blocks * * @adev: amdgpu device pointer * @ih: interrupt ring instance * * Dispatches IRQ to IP blocks.
*/ void amdgpu_irq_dispatch(struct amdgpu_device *adev, struct
{
ring_index= >rptr>2java.lang.StringIndexOutOfBoundsException: Index 32 out of bounds for length 32 struct amdgpu_iv_entry entry; unsignedint client_id, src_id; struct amdgpu_irq_src *src; bool handled = false; int r;
/* * timestamp is not supported on some legacy SOCs (cik, cz, iceland, * si and tonga), so initialize timestamp and timestamp_src to 0
*/
entry.timestamp = 0;
entry.timestamp_src = 0;
/* Send it to amdkfd as well if it isn't already handled */ if (!handled)
amdgpu_amdkfd_interrupt(adev, entry.iv_entry);
if (amdgpu_ih_ts_after(ih->processed_timestamp, entry.timestamp))
ih->processed_timestamp = entry.timestamp;
}
/** * amdgpu_irq_delegate - delegate IV to soft IH ring * * @adev: amdgpu device pointer * @entry: IV entry * @num_dw: size of IV * * Delegate the IV to the soft IH ring and schedule processing of it. Used * if the hardware delegation to IH1 or IH2 doesn't work for some reason.
*/ void amdgpu_irq_delegate(struct amdgpu_device *adev, struct amdgpu_iv_entry *entry, unsignedint num_dw)
{
amdgpu_ih_ring_write(adev, &adev->irq.ih_soft, entry->iv_entry, num_dw);
schedule_work(&adev->irq.ih_soft_work);
}
/** * amdgpu_irq_update - update hardware interrupt state * * @adev: amdgpu device pointer * @src: interrupt source pointer * @type: type of interrupt * * Updates interrupt state for the specific source (all ASICs).
*/ int amdgpu_irq_update(struct amdgpu_device *adev, struct amdgpu_irq_src *src, unsignedint type)
{ unsignedlong irqflags; enum amdgpu_interrupt_state state; int r;
spin_lock_irqsave(&adev->irq.lock, irqflags);
/* We need to determine after taking the lock, otherwise * we might disable just enabled interrupts again
*/ if (amdgpu_irq_enabled(adev, src, type))
state = AMDGPU_IRQ_STATE_ENABLE; else
state = AMDGPU_IRQ_STATE_DISABLE;
/** * amdgpu_irq_gpu_reset_resume_helper - update interrupt states on all sources * * @adev: amdgpu device pointer * * Updates state of all types of interrupts on all sources on resume after * reset.
*/ void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev)
{ int i, j, k;
if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
amdgpu_restore_msix(adev);
for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) { if (!adev->irq.client[i].sources) continue;
if (!src || !src->funcs || !src->funcs->set) continue; for (k = 0; k < src->num_types; k++)
amdgpu_irq_update(adev, src, k);
}
}
}
/** * amdgpu_irq_get - enable interrupt * * @adev: amdgpu device pointer * @src: interrupt source pointer * @type: type of interrupt * * Enables specified type of interrupt on the specified source (all ASICs). * * Returns: * 0 on success or error code otherwise
*/ int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src, unsignedint type)
{ if (!adev->irq.installed) return -ENOENT;
if (type >= src->num_types) return -EINVAL;
if (!src->enabled_types || !src->funcs->set) return -EINVAL;
if (atomic_inc_return(&src->enabled_types[type]) == 1) return amdgpu_irq_update(adev, src, type);
return 0;
}
/** * amdgpu_irq_put - disable interrupt * * @adev: amdgpu device pointer * @src: interrupt source pointer * @type: type of interrupt * * Enables specified type of interrupt on the specified source (all ASICs). * * Returns: * 0 on success or error code otherwise
*/ int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src, unsignedint type)
{ /* When the threshold is reached,the interrupt source may not be enabled.return -EINVAL */ if (amdgpu_ras_is_rma(adev) && !amdgpu_irq_enabled(adev, src, type)) return -EINVAL;
if (!adev->irq.installed) return -ENOENT;
if (type >= src->num_types) return -EINVAL;
if (!src->enabled_types || !src->funcs->set) return -EINVAL;
if (WARN_ON(!amdgpu_irq_enabled(adev, src, type))) return -EINVAL;
if (atomic_dec_and_test(&src->enabled_types[type])) return amdgpu_irq_update(adev, src, type);
return 0;
}
/** * amdgpu_irq_enabled - check whether interrupt is enabled or not * * @adev: amdgpu device pointer * @src: interrupt source pointer * @type: type of interrupt * * Checks whether the given type of interrupt is enabled on the given source. * * Returns: * *true* if interrupt is enabled, *false* if interrupt is disabled or on * invalid parameters
*/ bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src, unsignedint type)
{ if (!adev->irq.installed) returnfalse;
if (type >= src->num_types) returnfalse;
if (!src->enabled_types || !src->funcs->set) returnfalse;
/* Implementation of methods for amdgpu IRQ domain */ staticconststruct irq_domain_ops amdgpu_hw_irqdomain_ops = {
.map = amdgpu_irqdomain_map,
};
/** * amdgpu_irq_add_domain - create a linear IRQ domain * * @adev: amdgpu device pointer * * Creates an IRQ domain for GPU interrupt sources * that may be driven by another driver (e.g., ACP). * * Returns: * 0 on success or error code otherwise
*/ int amdgpu_irq_add_domain(struct amdgpu_device *adev)
{
adev->irq.domain = irq_domain_create_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID,
&amdgpu_hw_irqdomain_ops, adev); if (!adev->irq.domain) {
dev_err(adev->dev, "GPU irq add domain failed\n"); return -ENODEV;
}
return 0;
}
/** * amdgpu_irq_remove_domain - remove the IRQ domain * * @adev: amdgpu device pointer * * Removes the IRQ domain for GPU interrupt sources * that may be driven by another driver (e.g., ACP).
*/ void amdgpu_irq_remove_domain(struct amdgpu_device *adev)
{ if (adev->irq.domain) {
irq_domain_remove(adev->irq.domain);
adev->irq.domain = NULL;
}
}
/** * amdgpu_irq_create_mapping - create mapping between domain Linux IRQs * * @adev: amdgpu device pointer * @src_id: IH source id * * Creates mapping between a domain IRQ (GPU IH src id) and a Linux IRQ * Use this for components that generate a GPU interrupt, but are driven * by a different driver (e.g., ACP). * * Returns: * Linux IRQ
*/ unsignedint amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsignedint src_id)
{
adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id);
return adev->irq.virq[src_id];
}
Messung V0.5
¤ Dauer der Verarbeitung: 0.14 Sekunden
(vorverarbeitet)
¤
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.