/* * Copyright 2023 Advanced Micro Devices, Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. *
*/
/** * jpeg_v5_0_0_early_init - set function pointers * * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. * * Set ring and irq function pointers
*/ staticint jpeg_v5_0_0_early_init(struct amdgpu_ip_block *ip_block)
{ struct amdgpu_device *adev = ip_block->adev;
r = amdgpu_jpeg_reg_dump_init(adev, jpeg_reg_list_5_0, ARRAY_SIZE(jpeg_reg_list_5_0)); if (r) return r;
adev->jpeg.supported_reset =
amdgpu_get_soft_full_reset_mask(&adev->jpeg.inst[0].ring_dec[0]); if (!amdgpu_sriov_vf(adev))
adev->jpeg.supported_reset |= AMDGPU_RESET_TYPE_PER_QUEUE;
r = amdgpu_jpeg_sysfs_reset_mask_init(adev);
return r;
}
/** * jpeg_v5_0_0_sw_fini - sw fini for JPEG block * * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. * * JPEG suspend and free up sw allocation
*/ staticint jpeg_v5_0_0_sw_fini(struct amdgpu_ip_block *ip_block)
{ struct amdgpu_device *adev = ip_block->adev; int r;
r = amdgpu_jpeg_suspend(adev); if (r) return r;
amdgpu_jpeg_sysfs_reset_mask_fini(adev);
r = amdgpu_jpeg_sw_fini(adev);
return r;
}
/** * jpeg_v5_0_0_hw_init - start and test JPEG block * * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. *
*/ staticint jpeg_v5_0_0_hw_init(struct amdgpu_ip_block *ip_block)
{ struct amdgpu_device *adev = ip_block->adev; struct amdgpu_ring *ring = adev->jpeg.inst->ring_dec; int r;
/* Skip ring test because pause DPG is not implemented. */ if (adev->pg_flags & AMD_PG_SUPPORT_JPEG_DPG) return 0;
r = amdgpu_ring_test_helper(ring); if (r) return r;
return 0;
}
/** * jpeg_v5_0_0_hw_fini - stop the hardware block * * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. * * Stop the JPEG block, mark ring as not ready any more
*/ staticint jpeg_v5_0_0_hw_fini(struct amdgpu_ip_block *ip_block)
{ struct amdgpu_device *adev = ip_block->adev;
cancel_delayed_work_sync(&adev->jpeg.idle_work);
if (adev->jpeg.cur_state != AMD_PG_STATE_GATE &&
RREG32_SOC15(JPEG, 0, regUVD_JRBC_STATUS))
jpeg_v5_0_0_set_powergating_state(ip_block, AMD_PG_STATE_GATE);
return 0;
}
/** * jpeg_v5_0_0_suspend - suspend JPEG block * * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. * * HW fini and suspend JPEG block
*/ staticint jpeg_v5_0_0_suspend(struct amdgpu_ip_block *ip_block)
{ int r;
r = jpeg_v5_0_0_hw_fini(ip_block); if (r) return r;
r = amdgpu_jpeg_suspend(ip_block->adev);
return r;
}
/** * jpeg_v5_0_0_resume - resume JPEG block * * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. * * Resume firmware and hw init JPEG block
*/ staticint jpeg_v5_0_0_resume(struct amdgpu_ip_block *ip_block)
{ int r;
r = amdgpu_jpeg_resume(ip_block->adev); if (r) return r;
r = jpeg_v5_0_0_hw_init(ip_block);
return r;
}
staticvoid jpeg_v5_0_0_disable_clock_gating(struct amdgpu_device *adev)
{
uint32_t data = 0;
WREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE, data);
data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL);
data &= ~(JPEG_CGC_CTRL__JPEG0_DEC_MODE_MASK
| JPEG_CGC_CTRL__JPEG_ENC_MODE_MASK);
WREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL, data);
}
staticvoid jpeg_v5_0_0_enable_clock_gating(struct amdgpu_device *adev)
{
uint32_t data = 0;
data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL);
data |= 1 << JPEG_CGC_CTRL__JPEG0_DEC_MODE__SHIFT;
WREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL, data);
data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE);
data |= (JPEG_CGC_GATE__JPEG0_DEC_MASK
|JPEG_CGC_GATE__JPEG_ENC_MASK
|JPEG_CGC_GATE__JMCIF_MASK
|JPEG_CGC_GATE__JRBBM_MASK);
WREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE, data);
}
staticint jpeg_v5_0_0_disable_power_gating(struct amdgpu_device *adev)
{
uint32_t data = 0;
amdgpu_ring_reset_helper_begin(ring, timedout_fence);
r = jpeg_v5_0_0_stop(ring->adev); if (r) return r;
r = jpeg_v5_0_0_start(ring->adev); if (r) return r; return amdgpu_ring_reset_helper_end(ring, timedout_fence);
}
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.