/** * w1_touch_bit() - Generates a write-0 or write-1 cycle and samples the level. * @dev: the master device * @bit: 0 - write a 0, 1 - write a 0 read the level
*/
u8 w1_touch_bit(struct w1_master *dev, int bit)
{ if (dev->bus_master->touch_bit) return dev->bus_master->touch_bit(dev->bus_master->data, bit); elseif (bit) return w1_read_bit(dev); else {
w1_write_bit(dev, 0); return 0;
}
}
EXPORT_SYMBOL_GPL(w1_touch_bit);
/** * w1_write_bit() - Generates a write-0 or write-1 cycle. * @dev: the master device * @bit: bit to write * * Only call if dev->bus_master->touch_bit is NULL
*/ staticvoid w1_write_bit(struct w1_master *dev, int bit)
{ unsignedlong flags = 0;
/** * w1_pre_write() - pre-write operations * @dev: the master device * * Pre-write operation, currently only supporting strong pullups. * Program the hardware for a strong pullup, if one has been requested and * the hardware supports it.
*/ staticvoid w1_pre_write(struct w1_master *dev)
{ if (dev->pullup_duration &&
dev->enable_pullup && dev->bus_master->set_pullup) {
dev->bus_master->set_pullup(dev->bus_master->data,
dev->pullup_duration);
}
}
/** * w1_post_write() - post-write options * @dev: the master device * * Post-write operation, currently only supporting strong pullups. * If a strong pullup was requested, clear it if the hardware supports * them, or execute the delay otherwise, in either case clear the request.
*/ staticvoid w1_post_write(struct w1_master *dev)
{ if (dev->pullup_duration) { if (dev->enable_pullup && dev->bus_master->set_pullup)
dev->bus_master->set_pullup(dev->bus_master->data, 0); else
msleep(dev->pullup_duration);
dev->pullup_duration = 0;
}
}
/** * w1_write_8() - Writes 8 bits. * @dev: the master device * @byte: the byte to write
*/ void w1_write_8(struct w1_master *dev, u8 byte)
{ int i;
if (dev->bus_master->write_byte) {
w1_pre_write(dev);
dev->bus_master->write_byte(dev->bus_master->data, byte);
} else for (i = 0; i < 8; ++i) { if (i == 7)
w1_pre_write(dev);
w1_touch_bit(dev, (byte >> i) & 0x1);
}
w1_post_write(dev);
}
EXPORT_SYMBOL_GPL(w1_write_8);
/** * w1_read_bit() - Generates a write-1 cycle and samples the level. * @dev: the master device * * Only call if dev->bus_master->touch_bit is NULL
*/ static u8 w1_read_bit(struct w1_master *dev)
{ int result; unsignedlong flags = 0;
/* sample timing is critical here */
local_irq_save(flags);
dev->bus_master->write_bit(dev->bus_master->data, 0);
w1_delay(6);
dev->bus_master->write_bit(dev->bus_master->data, 1);
w1_delay(9);
result = dev->bus_master->read_bit(dev->bus_master->data);
local_irq_restore(flags);
w1_delay(55);
return result & 0x1;
}
/** * w1_triplet() - * Does a triplet - used for searching ROM addresses. * @dev: the master device * @bdir: the bit to write if both id_bit and comp_bit are 0 * * Return bits: * bit 0 = id_bit * bit 1 = comp_bit * bit 2 = dir_taken * * If both bits 0 & 1 are set, the search should be restarted. * * Return: bit fields - see above
*/
u8 w1_triplet(struct w1_master *dev, int bdir)
{ if (dev->bus_master->triplet) return dev->bus_master->triplet(dev->bus_master->data, bdir); else {
u8 id_bit = w1_touch_bit(dev, 1);
u8 comp_bit = w1_touch_bit(dev, 1);
u8 retval;
if (id_bit && comp_bit) return 0x03; /* error */
if (!id_bit && !comp_bit) { /* Both bits are valid, take the direction given */
retval = bdir ? 0x04 : 0;
} else { /* Only one bit is valid, take that direction */
bdir = id_bit;
retval = id_bit ? 0x05 : 0x02;
}
/** * w1_read_8() - Reads 8 bits. * @dev: the master device * * Return: the byte read
*/
u8 w1_read_8(struct w1_master *dev)
{ int i;
u8 res = 0;
if (dev->bus_master->read_byte)
res = dev->bus_master->read_byte(dev->bus_master->data); else for (i = 0; i < 8; ++i)
res |= (w1_touch_bit(dev,1) << i);
return res;
}
EXPORT_SYMBOL_GPL(w1_read_8);
/** * w1_write_block() - Writes a series of bytes. * @dev: the master device * @buf: pointer to the data to write * @len: the number of bytes to write
*/ void w1_write_block(struct w1_master *dev, const u8 *buf, int len)
{ int i;
if (dev->bus_master->write_block) {
w1_pre_write(dev);
dev->bus_master->write_block(dev->bus_master->data, buf, len);
} else for (i = 0; i < len; ++i)
w1_write_8(dev, buf[i]); /* calls w1_pre_write */
w1_post_write(dev);
}
EXPORT_SYMBOL_GPL(w1_write_block);
/** * w1_touch_block() - Touches a series of bytes. * @dev: the master device * @buf: pointer to the data to write * @len: the number of bytes to write
*/ void w1_touch_block(struct w1_master *dev, u8 *buf, int len)
{ int i, j;
u8 tmp;
for (i = 0; i < len; ++i) {
tmp = 0; for (j = 0; j < 8; ++j) { if (j == 7)
w1_pre_write(dev);
tmp |= w1_touch_bit(dev, (buf[i] >> j) & 0x1) << j;
}
/** * w1_read_block() - Reads a series of bytes. * @dev: the master device * @buf: pointer to the buffer to fill * @len: the number of bytes to read * Return: the number of bytes read
*/
u8 w1_read_block(struct w1_master *dev, u8 *buf, int len)
{ int i;
u8 ret;
if (dev->bus_master->read_block)
ret = dev->bus_master->read_block(dev->bus_master->data, buf, len); else { for (i = 0; i < len; ++i)
buf[i] = w1_read_8(dev);
ret = len;
}
return ret;
}
EXPORT_SYMBOL_GPL(w1_read_block);
/** * w1_reset_bus() - Issues a reset bus sequence. * @dev: the master device * Return: 0=Device present, 1=No device present or error
*/ int w1_reset_bus(struct w1_master *dev)
{ int result; unsignedlong flags = 0;
if(w1_disable_irqs) local_irq_save(flags);
if (dev->bus_master->reset_bus)
result = dev->bus_master->reset_bus(dev->bus_master->data) & 0x1; else {
dev->bus_master->write_bit(dev->bus_master->data, 0); /* minimum 480, max ? us * be nice and sleep, except 18b20 spec lists 960us maximum, * so until we can sleep with microsecond accuracy, spin. * Feel free to come up with some other way to give up the * cpu for such a short amount of time AND get it back in * the maximum amount of time.
*/
w1_delay(500);
dev->bus_master->write_bit(dev->bus_master->data, 1);
w1_delay(70);
result = dev->bus_master->read_bit(dev->bus_master->data) & 0x1; /* minimum 70 (above) + 430 = 500 us * There aren't any timing requirements between a reset and * the following transactions. Sleeping is safe here.
*/ /* w1_delay(430); min required time */
msleep(1);
}
/** * w1_reset_select_slave() - reset and select a slave * @sl: the slave to select * * Resets the bus and then selects the slave by sending either a skip rom * or a rom match. A skip rom is issued if there is only one device * registered on the bus. * The w1 master lock must be held. * * Return: 0=success, anything else=error
*/ int w1_reset_select_slave(struct w1_slave *sl)
{ if (w1_reset_bus(sl->master)) return -1;
/** * w1_reset_resume_command() - resume instead of another match ROM * @dev: the master device * * When the workflow with a slave amongst many requires several * successive commands a reset between each, this function is similar * to doing a reset then a match ROM for the last matched ROM. The * advantage being that the matched ROM step is skipped in favor of the * resume command. The slave must support the command of course. * * If the bus has only one slave, traditionnaly the match ROM is skipped * and a "SKIP ROM" is done for efficiency. On multi-slave busses, this * doesn't work of course, but the resume command is the next best thing. * * The w1 master lock must be held.
*/ int w1_reset_resume_command(struct w1_master *dev)
{ if (w1_reset_bus(dev)) return -1;
/** * w1_next_pullup() - register for a strong pullup * @dev: the master device * @delay: time in milliseconds * * Put out a strong pull-up of the specified duration after the next write * operation. Not all hardware supports strong pullups. Hardware that * doesn't support strong pullups will sleep for the given time after the * write operation without a strong pullup. This is a one shot request for * the next write, specifying zero will clear a previous request. * The w1 master lock must be held. * * Return: 0=success, anything else=error
*/ void w1_next_pullup(struct w1_master *dev, int delay)
{
dev->pullup_duration = delay;
}
EXPORT_SYMBOL_GPL(w1_next_pullup);
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.