/* * Intel LBR_SELECT bits * Intel Vol3a, April 2011, Section 16.7 Table 16-10 * * Hardware branch filter (not available on all CPUs)
*/ #define LBR_KERNEL_BIT 0 /* do not capture at ring0 */ #define LBR_USER_BIT 1 /* do not capture at ring > 0 */ #define LBR_JCC_BIT 2 /* do not capture conditional branches */ #define LBR_REL_CALL_BIT 3 /* do not capture relative calls */ #define LBR_IND_CALL_BIT 4 /* do not capture indirect calls */ #define LBR_RETURN_BIT 5 /* do not capture near returns */ #define LBR_IND_JMP_BIT 6 /* do not capture indirect jumps */ #define LBR_REL_JMP_BIT 7 /* do not capture relative jumps */ #define LBR_FAR_BIT 8 /* do not capture far branches */ #define LBR_CALL_STACK_BIT 9 /* enable call stack */
/* * Following bit only exists in Linux; we mask it out before writing it to * the actual MSR. But it helps the constraint perf code to understand * that this is a separate configuration.
*/ #define LBR_NO_INFO_BIT 63 /* don't read LBR_INFO. */
/* * No need to unfreeze manually, as v4 can do that as part * of the GLOBAL_STATUS ack.
*/ if (pmi && x86_pmu.version >= 4) return;
/* * No need to reprogram LBR_SELECT in a PMI, as it * did not change.
*/ if (cpuc->lbr_sel)
lbr_select = cpuc->lbr_sel->config & x86_pmu.lbr_sel_mask; if (!static_cpu_has(X86_FEATURE_ARCH_LBR) && !pmi && cpuc->lbr_sel)
wrmsrq(MSR_LBR_SELECT, lbr_select);
if (!static_cpu_has(X86_FEATURE_ARCH_LBR))
debugctl |= DEBUGCTLMSR_LBR; /* * LBR callstack does not work well with FREEZE_LBRS_ON_PMI. * If FREEZE_LBRS_ON_PMI is set, PMI near call/return instructions * may cause superfluous increase/decrease of LBR_TOS.
*/ if (is_lbr_call_stack_bit_set(lbr_select))
debugctl &= ~DEBUGCTLMSR_FREEZE_LBRS_ON_PMI; else
debugctl |= DEBUGCTLMSR_FREEZE_LBRS_ON_PMI;
if (orig_debugctl != debugctl)
wrmsrq(MSR_IA32_DEBUGCTLMSR, debugctl);
if (static_cpu_has(X86_FEATURE_ARCH_LBR))
wrmsrq(MSR_ARCH_LBR_CTL, lbr_select | ARCH_LBR_CTL_LBREN);
}
void intel_pmu_lbr_reset_32(void)
{ int i;
for (i = 0; i < x86_pmu.lbr_nr; i++)
wrmsrq(x86_pmu.lbr_from + i, 0);
}
void intel_pmu_lbr_reset_64(void)
{ int i;
for (i = 0; i < x86_pmu.lbr_nr; i++) {
wrmsrq(x86_pmu.lbr_from + i, 0);
wrmsrq(x86_pmu.lbr_to + i, 0); if (x86_pmu.lbr_has_info)
wrmsrq(x86_pmu.lbr_info + i, 0);
}
}
staticvoid intel_pmu_arch_lbr_reset(void)
{ /* Write to ARCH_LBR_DEPTH MSR, all LBR entries are reset to 0 */
wrmsrq(MSR_ARCH_LBR_DEPTH, x86_pmu.lbr_nr);
}
/* * TOS = most recently recorded branch
*/ staticinline u64 intel_pmu_lbr_tos(void)
{
u64 tos;
rdmsrq(x86_pmu.lbr_tos, tos); return tos;
}
enum {
LBR_NONE,
LBR_VALID,
};
/* * For format LBR_FORMAT_EIP_FLAGS2, bits 61:62 in MSR_LAST_BRANCH_FROM_x * are the TSX flags when TSX is supported, but when TSX is not supported * they have no consistent behavior: * * - For wrmsr(), bits 61:62 are considered part of the sign extension. * - For HW updates (branch captures) bits 61:62 are always OFF and are not * part of the sign extension. * * Therefore, if: * * 1) LBR format LBR_FORMAT_EIP_FLAGS2 * 2) CPU has no TSX support enabled * * ... then any value passed to wrmsr() must be sign extended to 63 bits and any * value from rdmsr() must be converted to have a 61 bits sign extension, * ignoring the TSX flags.
*/ staticinlinebool lbr_from_signext_quirk_needed(void)
{ bool tsx_support = boot_cpu_has(X86_FEATURE_HLE) ||
boot_cpu_has(X86_FEATURE_RTM);
/* If quirk is enabled, ensure sign extension is 63 bits: */ inline u64 lbr_from_signext_quirk_wr(u64 val)
{ if (static_branch_unlikely(&lbr_from_quirk_key)) { /* * Sign extend into bits 61:62 while preserving bit 63. * * Quirk is enabled when TSX is disabled. Therefore TSX bits * in val are always OFF and must be changed to be sign * extension bits. Since bits 59:60 are guaranteed to be * part of the sign extension bits, we can just copy them * to 61:62.
*/
val |= (LBR_FROM_SIGNEXT_2MSB & val) << 2;
} return val;
}
/* * If quirk is needed, ensure sign extension is 61 bits:
*/ static u64 lbr_from_signext_quirk_rd(u64 val)
{ if (static_branch_unlikely(&lbr_from_quirk_key)) { /* * Quirk is on when TSX is not enabled. Therefore TSX * flags must be read as OFF.
*/
val &= ~(LBR_FROM_FLAG_IN_TX | LBR_FROM_FLAG_ABORT);
} return val;
}
/* Fast reset the LBRs before restore if the call stack is not full. */ if (!entries[x86_pmu.lbr_nr - 1].from)
intel_pmu_arch_lbr_reset();
for (i = 0; i < x86_pmu.lbr_nr; i++) { if (!entries[i].from) break;
wrlbr_all(&entries[i], i, true);
}
}
/* * Restore the Architecture LBR state from the xsave area in the perf * context data for the task via the XRSTORS instruction.
*/ staticvoid intel_pmu_arch_lbr_xrstors(void *ctx)
{ struct x86_perf_task_context_arch_lbr_xsave *task_ctx = ctx;
if (!has_lbr_callstack_users(ctx) ||
task_context_opt(ctx)->lbr_stack_state == LBR_NONE) {
intel_pmu_lbr_reset(); return;
}
/* * Does not restore the LBR registers, if * - No one else touched them, and * - Was not cleared in Cstate
*/ if ((ctx == cpuc->last_task_ctx) &&
(task_context_opt(ctx)->log_id == cpuc->last_log_id) &&
!lbr_is_reset_in_cstate(ctx)) {
task_context_opt(ctx)->lbr_stack_state = LBR_NONE; return;
}
for (i = 0; i < x86_pmu.lbr_nr; i++) { if (!rdlbr_all(&entries[i], i, true)) break;
}
/* LBR call stack is not full. Reset is required in restore. */ if (i < x86_pmu.lbr_nr)
entries[x86_pmu.lbr_nr - 1].from = 0;
}
/* * Save the Architecture LBR state to the xsave area in the perf * context data for the task via the XSAVES instruction.
*/ staticvoid intel_pmu_arch_lbr_xsaves(void *ctx)
{ struct x86_perf_task_context_arch_lbr_xsave *task_ctx = ctx;
/* * If LBR callstack feature is enabled and the stack was saved when * the task was scheduled out, restore the stack. Otherwise flush * the LBR stack.
*/
rcu_read_lock();
ctx_data = rcu_dereference(task->perf_ctx_data);
task_ctx = ctx_data ? ctx_data->data : NULL; if (task_ctx) { if (sched_in)
__intel_pmu_lbr_restore(task_ctx); else
__intel_pmu_lbr_save(task_ctx);
rcu_read_unlock(); return;
}
rcu_read_unlock();
/* * Since a context switch can flip the address space and LBR entries * are not tagged with an identifier, we need to wipe the LBR, even for * per-cpu events. You simply cannot resolve the branches from the old * address space.
*/ if (sched_in)
intel_pmu_lbr_reset();
}
if (event->hw.flags & PERF_X86_EVENT_LBR_SELECT)
cpuc->lbr_select = 1;
cpuc->br_sel = event->hw.branch_reg.reg;
if (branch_user_callstack(cpuc->br_sel)) { if (event->attach_state & PERF_ATTACH_TASK) { struct task_struct *task = event->hw.target; struct perf_ctx_data *ctx_data;
rcu_read_lock();
ctx_data = rcu_dereference(task->perf_ctx_data); if (ctx_data)
task_context_opt(ctx_data->data)->lbr_callstack_users++;
rcu_read_unlock();
} else
x86_pmu.lbr_callstack_users++;
} /* * Request pmu::sched_task() callback, which will fire inside the * regular perf event scheduling, so that call will: * * - restore or wipe; when LBR-callstack, * - wipe; otherwise, * * when this is from __perf_event_task_sched_in(). * * However, if this is from perf_install_in_context(), no such callback * will follow and we'll need to reset the LBR here if this is the * first LBR event. * * The problem is, we cannot tell these cases apart... but we can * exclude the biggest chunk of cases by looking at * event->total_time_running. An event that has accrued runtime cannot * be 'new'. Conversely, a new event can get installed through the * context switch path for the first time.
*/ if (x86_pmu.intel_cap.pebs_baseline && event->attr.precise_ip > 0)
cpuc->lbr_pebs_users++;
perf_sched_cb_inc(event->pmu); if (!cpuc->lbr_users++ && !event->total_time_running)
intel_pmu_lbr_reset();
}
/* * The logged occurrences information is only valid for the * current LBR group. If another LBR group is scheduled in * later, the information from the stale LBRs will be wrongly * interpreted. Reset the LBRs here. * * Only clear once for a branch counter group with the leader * event. Because * - Cannot simply reset the LBRs with the !cpuc->lbr_users. * Because it's possible that the last LBR user is not in a * branch counter group, e.g., a branch_counters group + * several normal LBR events. * - The LBR reset can be done with any one of the events in a * branch counter group, since they are always scheduled together. * It's easy to force the leader event an LBR event.
*/ if (is_branch_counters_group(event) && event == event->group_leader)
intel_pmu_lbr_reset();
}
/* * Due to lack of segmentation in Linux the effective address (offset) * is the same as the linear address, allowing us to merge the LIP and EIP * LBR formats.
*/ void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc)
{ bool need_info = false, call_stack = false; unsignedlong mask = x86_pmu.lbr_nr - 1; struct perf_branch_entry *br = cpuc->lbr_entries;
u64 tos = intel_pmu_lbr_tos(); int i; int out = 0; int num = x86_pmu.lbr_nr;
if (cpuc->lbr_sel) {
need_info = !(cpuc->lbr_sel->config & LBR_NO_INFO); if (cpuc->lbr_sel->config & LBR_CALL_STACK)
call_stack = true;
}
for (i = 0; i < num; i++) { unsignedlong lbr_idx = (tos - i) & mask;
u64 from, to, mis = 0, pred = 0, in_tx = 0, abort = 0;
u16 cycles = 0;
from = rdlbr_from(lbr_idx, NULL);
to = rdlbr_to(lbr_idx, NULL);
/* * Read LBR call stack entries * until invalid entry (0s) is detected.
*/ if (call_stack && !from) break;
if (x86_pmu.lbr_has_info) { if (need_info) {
u64 info;
info = rdlbr_info(lbr_idx, NULL);
mis = !!(info & LBR_INFO_MISPRED);
pred = !mis;
cycles = (info & LBR_INFO_CYCLES); if (x86_pmu.lbr_has_tsx) {
in_tx = !!(info & LBR_INFO_IN_TX);
abort = !!(info & LBR_INFO_ABORT);
}
}
} else { int skip = 0;
if (x86_pmu.lbr_from_flags) {
mis = !!(from & LBR_FROM_FLAG_MISPRED);
pred = !mis;
skip = 1;
} if (x86_pmu.lbr_has_tsx) {
in_tx = !!(from & LBR_FROM_FLAG_IN_TX);
abort = !!(from & LBR_FROM_FLAG_ABORT);
skip = 3;
}
from = (u64)((((s64)from) << skip) >> skip);
if (x86_pmu.lbr_to_cycles) {
cycles = ((to >> 48) & LBR_INFO_CYCLES);
to = (u64)((((s64)to) << 16) >> 16);
}
}
/* * Some CPUs report duplicated abort records, * with the second entry not having an abort bit set. * Skip them here. This loop runs backwards, * so we need to undo the previous record. * If the abort just happened outside the window * the extra entry cannot be removed.
*/ if (abort && x86_pmu.lbr_double_abort && out > 0)
out--;
/* * Leverage the reserved field of cpuc->lbr_entries[i] to * temporarily store the branch counters information. * The later code will decide what content can be disclosed * to the perf tool. Pleae see intel_pmu_lbr_counters_reorder().
*/
e->reserved = (info >> LBR_INFO_BR_CNTR_OFFSET) & LBR_INFO_BR_CNTR_FULL_MASK;
}
cpuc->lbr_stack.nr = i;
}
/* * The enabled order may be different from the counter order. * Update the lbr_counters with the enabled order.
*/ staticvoid intel_pmu_lbr_counters_reorder(struct cpu_hw_events *cpuc, struct perf_event *event)
{ int i, j, pos = 0, order[X86_PMC_IDX_MAX]; struct perf_event *leader, *sibling;
u64 src, dst, cnt;
leader = event->group_leader; if (branch_sample_counters(leader))
order[pos++] = leader->hw.idx;
for_each_sibling_event(sibling, leader) { if (!branch_sample_counters(sibling)) continue;
order[pos++] = sibling->hw.idx;
}
/* * Don't read when all LBRs users are using adaptive PEBS. * * This could be smarter and actually check the event, * but this simple approach seems to work for now.
*/ if (!cpuc->lbr_users || vlbr_exclude_host() ||
cpuc->lbr_users == cpuc->lbr_pebs_users) return;
x86_pmu.lbr_read(cpuc);
intel_pmu_lbr_filter(cpuc);
}
/* * SW filter is used: * - in case there is no HW filter * - in case the HW filter has errata or limitations
*/ staticint intel_pmu_setup_sw_lbr_filter(struct perf_event *event)
{
u64 br_type = event->attr.branch_sample_type; int mask = 0;
if (br_type & PERF_SAMPLE_BRANCH_USER)
mask |= X86_BR_USER;
if (br_type & PERF_SAMPLE_BRANCH_KERNEL)
mask |= X86_BR_KERNEL;
/* we ignore BRANCH_HV here */
if (br_type & PERF_SAMPLE_BRANCH_ANY)
mask |= X86_BR_ANY;
if (br_type & PERF_SAMPLE_BRANCH_ANY_CALL)
mask |= X86_BR_ANY_CALL;
if (br_type & PERF_SAMPLE_BRANCH_IND_CALL)
mask |= X86_BR_IND_CALL;
if (br_type & PERF_SAMPLE_BRANCH_ABORT_TX)
mask |= X86_BR_ABORT;
if (br_type & PERF_SAMPLE_BRANCH_IN_TX)
mask |= X86_BR_IN_TX;
if (br_type & PERF_SAMPLE_BRANCH_NO_TX)
mask |= X86_BR_NO_TX;
if (br_type & PERF_SAMPLE_BRANCH_COND)
mask |= X86_BR_JCC;
if (br_type & PERF_SAMPLE_BRANCH_CALL_STACK) { if (!x86_pmu_has_lbr_callstack()) return -EOPNOTSUPP; if (mask & ~(X86_BR_USER | X86_BR_KERNEL)) return -EINVAL;
mask |= X86_BR_CALL | X86_BR_IND_CALL | X86_BR_RET |
X86_BR_CALL_STACK;
}
if (br_type & PERF_SAMPLE_BRANCH_IND_JUMP)
mask |= X86_BR_IND_JMP;
if (br_type & PERF_SAMPLE_BRANCH_CALL)
mask |= X86_BR_CALL | X86_BR_ZERO_CALL;
if (br_type & PERF_SAMPLE_BRANCH_TYPE_SAVE)
mask |= X86_BR_TYPE_SAVE;
/* * stash actual user request into reg, it may * be used by fixup code for some CPU
*/
event->hw.branch_reg.reg = mask; return 0;
}
/* * setup the HW LBR filter * Used only when available, may not be enough to disambiguate * all branches, may need the help of the SW filter
*/ staticint intel_pmu_setup_hw_lbr_filter(struct perf_event *event)
{ struct hw_perf_event_extra *reg;
u64 br_type = event->attr.branch_sample_type;
u64 mask = 0, v; int i;
for (i = 0; i < PERF_SAMPLE_BRANCH_MAX_SHIFT; i++) { if (!(br_type & (1ULL << i))) continue;
v = x86_pmu.lbr_sel_map[i]; if (v == LBR_NOT_SUPP) return -EOPNOTSUPP;
if (static_cpu_has(X86_FEATURE_ARCH_LBR)) {
reg->config = mask;
/* * The Arch LBR HW can retrieve the common branch types * from the LBR_INFO. It doesn't require the high overhead * SW disassemble. * Enable the branch type by default for the Arch LBR.
*/
reg->reg |= X86_BR_TYPE_SAVE; return 0;
}
/* * The first 9 bits (LBR_SEL_MASK) in LBR_SELECT operate * in suppress mode. So LBR_SELECT should be set to * (~mask & LBR_SEL_MASK) | (mask & ~LBR_SEL_MASK) * But the 10th bit LBR_CALL_STACK does not operate * in suppress mode.
*/
reg->config = mask ^ (x86_pmu.lbr_sel_mask & ~LBR_CALL_STACK);
/* * implement actual branch filter based on user demand. * Hardware may not exactly satisfy that request, thus * we need to inspect opcodes. Mismatched branches are * discarded. Therefore, the number of branches returned * in PERF_SAMPLE_BRANCH_STACK sample may vary.
*/ staticvoid
intel_pmu_lbr_filter(struct cpu_hw_events *cpuc)
{
u64 from, to; int br_sel = cpuc->br_sel; int i, j, type, to_plm; bool compress = false;
/* if sampling all branches, then nothing to filter */ if (((br_sel & X86_BR_ALL) == X86_BR_ALL) &&
((br_sel & X86_BR_TYPE_SAVE) != X86_BR_TYPE_SAVE)) return;
for (i = 0; i < cpuc->lbr_stack.nr; i++) {
from = cpuc->lbr_entries[i].from;
to = cpuc->lbr_entries[i].to;
type = cpuc->lbr_entries[i].type;
/* * Parse the branch type recorded in LBR_x_INFO MSR. * Doesn't support OTHER_BRANCH decoding for now. * OTHER_BRANCH branch type still rely on software decoding.
*/ if (static_cpu_has(X86_FEATURE_ARCH_LBR) &&
type <= ARCH_LBR_BR_TYPE_KNOWN_MAX) {
to_plm = kernel_ip(to) ? X86_BR_KERNEL : X86_BR_USER;
type = arch_lbr_br_type_map[type] | to_plm;
} else
type = branch_type(from, to, cpuc->lbr_entries[i].abort); if (type != X86_BR_NONE && (br_sel & X86_BR_ANYTX)) { if (cpuc->lbr_entries[i].in_tx)
type |= X86_BR_IN_TX; else
type |= X86_BR_NO_TX;
}
/* if type does not correspond, then discard */ if (type == X86_BR_NONE || (br_sel & type) != type) {
cpuc->lbr_entries[i].from = 0;
compress = true;
}
if ((br_sel & X86_BR_TYPE_SAVE) == X86_BR_TYPE_SAVE)
cpuc->lbr_entries[i].type = common_branch_type(type);
}
if (!compress) return;
/* remove all entries with from=0 */ for (i = 0; i < cpuc->lbr_stack.nr; ) { if (!cpuc->lbr_entries[i].from) {
j = i; while (++j < cpuc->lbr_stack.nr) {
cpuc->lbr_entries[j-1] = cpuc->lbr_entries[j];
cpuc->lbr_counters[j-1] = cpuc->lbr_counters[j];
}
cpuc->lbr_stack.nr--; if (!cpuc->lbr_entries[i].from) continue;
}
i++;
}
}
/* Cannot get TOS for large PEBS and Arch LBR */ if (static_cpu_has(X86_FEATURE_ARCH_LBR) ||
(cpuc->n_pebs == cpuc->n_large_pebs))
cpuc->lbr_stack.hw_idx = -1ULL; else
cpuc->lbr_stack.hw_idx = intel_pmu_lbr_tos();
/* * SW branch filter usage: * - workaround LBR_SEL errata (see above) * - support syscall, sysret capture. * That requires LBR_FAR but that means far * jmp need to be filtered out
*/
}
/* * SW branch filter usage: * - support syscall, sysret capture. * That requires LBR_FAR but that means far * jmp need to be filtered out
*/
}
/* atom */ void __init intel_pmu_lbr_init_atom(void)
{ /* * only models starting at stepping 10 seems * to have an operational LBR which can freeze * on PMU interrupt
*/ if (boot_cpu_data.x86_vfm == INTEL_ATOM_BONNELL
&& boot_cpu_data.x86_stepping < 10) {
pr_cont("LBR disabled due to erratum"); return;
}
/* Knights Landing does have MISPREDICT bit */ if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_LIP)
x86_pmu.intel_cap.lbr_format = LBR_FORMAT_EIP_FLAGS;
}
void intel_pmu_lbr_init(void)
{ switch (x86_pmu.intel_cap.lbr_format) { case LBR_FORMAT_EIP_FLAGS2:
x86_pmu.lbr_has_tsx = 1;
x86_pmu.lbr_from_flags = 1; if (lbr_from_signext_quirk_needed())
static_branch_enable(&lbr_from_quirk_key); break;
case LBR_FORMAT_EIP_FLAGS:
x86_pmu.lbr_from_flags = 1; break;
case LBR_FORMAT_INFO:
x86_pmu.lbr_has_tsx = 1;
fallthrough; case LBR_FORMAT_INFO2:
x86_pmu.lbr_has_info = 1; break;
case LBR_FORMAT_TIME:
x86_pmu.lbr_from_flags = 1;
x86_pmu.lbr_to_cycles = 1; break;
}
if (x86_pmu.lbr_has_info) { /* * Only used in combination with baseline pebs.
*/
static_branch_enable(&x86_lbr_mispred);
static_branch_enable(&x86_lbr_cycles);
}
}
/* * LBR state size is variable based on the max number of registers. * This calculates the expected state size, which should match * what the hardware enumerates for the size of XFEATURE_LBR.
*/ staticinlineunsignedint get_lbr_state_size(void)
{ returnsizeof(struct arch_lbr_state) +
x86_pmu.lbr_nr * sizeof(struct lbr_entry);
}
staticbool is_arch_lbr_xsave_available(void)
{ if (!boot_cpu_has(X86_FEATURE_XSAVES)) returnfalse;
/* * Check the LBR state with the corresponding software structure. * Disable LBR XSAVES support if the size doesn't match.
*/ if (xfeature_size(XFEATURE_LBR) == 0) returnfalse;
if (WARN_ON(xfeature_size(XFEATURE_LBR) != get_lbr_state_size())) returnfalse;
returntrue;
}
void __init intel_pmu_arch_lbr_init(void)
{ struct pmu *pmu = x86_get_pmu(smp_processor_id()); union cpuid28_eax eax; union cpuid28_ebx ebx; union cpuid28_ecx ecx; unsignedint unused_edx; bool arch_lbr_xsave;
size_t size;
u64 lbr_nr;
if (!!x86_pmu.lbr_counters)
x86_pmu.flags |= PMU_FL_BR_CNTR | PMU_FL_DYN_CONSTRAINT;
if (x86_pmu.lbr_mispred)
static_branch_enable(&x86_lbr_mispred); if (x86_pmu.lbr_timed_lbr)
static_branch_enable(&x86_lbr_cycles); if (x86_pmu.lbr_br_type)
static_branch_enable(&x86_lbr_type);
/* LBR callstack requires both CPL and Branch Filtering support */ if (!x86_pmu.lbr_cpl ||
!x86_pmu.lbr_filter ||
!x86_pmu.lbr_call_stack)
arch_lbr_ctl_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] = LBR_NOT_SUPP;
/** * x86_perf_get_lbr - get the LBR records information * * @lbr: the caller's memory to store the LBR records information
*/ void x86_perf_get_lbr(struct x86_pmu_lbr *lbr)
{
lbr->nr = x86_pmu.lbr_nr;
lbr->from = x86_pmu.lbr_from;
lbr->to = x86_pmu.lbr_to;
lbr->info = x86_pmu.lbr_info;
lbr->has_callstack = x86_pmu_has_lbr_callstack();
}
EXPORT_SYMBOL_GPL(x86_perf_get_lbr);
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.