// SPDX-License-Identifier: GPL-2.0-only /* * Qualcomm External Bus Interface 2 (EBI2) driver * an older version of the Qualcomm Parallel Interface Controller (QPIC) * * Copyright (C) 2016 Linaro Ltd. * * Author: Linus Walleij <linus.walleij@linaro.org> * * See the device tree bindings for this block for more details on the * hardware.
*/
/* * CS0, CS1, CS4 and CS5 are two bits wide, CS2 and CS3 are one bit.
*/ #define EBI2_CS0_ENABLE_MASK BIT(0)|BIT(1) #define EBI2_CS1_ENABLE_MASK BIT(2)|BIT(3) #define EBI2_CS2_ENABLE_MASK BIT(4) #define EBI2_CS3_ENABLE_MASK BIT(5) #define EBI2_CS4_ENABLE_MASK BIT(6)|BIT(7) #define EBI2_CS5_ENABLE_MASK BIT(8)|BIT(9) #define EBI2_CSN_MASK GENMASK(9, 0)
#define EBI2_XMEM_CFG 0x0000 /* Power management etc */
/* * SLOW CSn CFG * * Bits 31-28: RECOVERY recovery cycles (0 = 1, 1 = 2 etc) this is the time the * memory continues to drive the data bus after OE is de-asserted. * Inserted when reading one CS and switching to another CS or read * followed by write on the same CS. Valid values 0 thru 15. * Bits 27-24: WR_HOLD write hold cycles, these are extra cycles inserted after * every write minimum 1. The data out is driven from the time WE is * asserted until CS is asserted. With a hold of 1, the CS stays * active for 1 extra cycle etc. Valid values 0 thru 15. * Bits 23-16: WR_DELTA initial latency for write cycles inserted for the first * write to a page or burst memory * Bits 15-8: RD_DELTA initial latency for read cycles inserted for the first * read to a page or burst memory * Bits 7-4: WR_WAIT number of wait cycles for every write access, 0=1 cycle * so 1 thru 16 cycles. * Bits 3-0: RD_WAIT number of wait cycles for every read access, 0=1 cycle * so 1 thru 16 cycles.
*/ #define EBI2_XMEM_CS0_SLOW_CFG 0x0008 #define EBI2_XMEM_CS1_SLOW_CFG 0x000C #define EBI2_XMEM_CS2_SLOW_CFG 0x0010 #define EBI2_XMEM_CS3_SLOW_CFG 0x0014 #define EBI2_XMEM_CS4_SLOW_CFG 0x0018 #define EBI2_XMEM_CS5_SLOW_CFG 0x001C
/* * FAST CSn CFG * Bits 31-28: ? * Bits 27-24: RD_HOLD: the length in cycles of the first segment of a read * transfer. For a single read trandfer this will be the time * from CS assertion to OE assertion. * Bits 18-24: ? * Bits 17-16: ADV_OE_RECOVERY, the number of cycles elapsed before an OE * assertion, with respect to the cycle where ADV is asserted. * 2 means 2 cycles between ADV and OE. Values 0, 1, 2 or 3. * Bits 5: ADDR_HOLD_ENA, The address is held for an extra cycle to meet * hold time requirements with ADV assertion. * * The manual mentions "write precharge cycles" and "precharge cycles". * We have not been able to figure out which bit fields these correspond to * in the hardware, or what valid values exist. The current hypothesis is that * this is something just used on the FAST chip selects. There is also a "byte * device enable" flag somewhere for 8bit memories.
*/ #define EBI2_XMEM_CS0_FAST_CFG 0x0028 #define EBI2_XMEM_CS1_FAST_CFG 0x002C #define EBI2_XMEM_CS2_FAST_CFG 0x0030 #define EBI2_XMEM_CS3_FAST_CFG 0x0034 #define EBI2_XMEM_CS4_FAST_CFG 0x0038 #define EBI2_XMEM_CS5_FAST_CFG 0x003C
/** * struct cs_data - struct with info on a chipselect setting * @enable_mask: mask to enable the chipselect in the EBI2 config * @slow_cfg: offset to XMEMC slow CS config * @fast_cfg: offset to XMEMC fast CS config
*/ struct cs_data {
u32 enable_mask;
u16 slow_cfg;
u16 fast_cfg;
};
/** * struct ebi2_xmem_prop - describes an XMEM config property * @prop: the device tree binding name * @max: maximum value for the property * @slowreg: true if this property is in the SLOW CS config register * else it is assumed to be in the FAST config register * @shift: the bit field start in the SLOW or FAST register for this * property
*/ struct ebi2_xmem_prop { constchar *prop;
u32 max; bool slowreg;
u16 shift;
};
csd = &cs_info[csindex];
val = readl(ebi2_base);
val |= csd->enable_mask;
writel(val, ebi2_base);
dev_dbg(dev, "enabled CS%u\n", csindex);
/* Next set up the XMEMC */
slowcfg = 0;
fastcfg = 0;
for (i = 0; i < ARRAY_SIZE(xmem_props); i++) { conststruct ebi2_xmem_prop *xp = &xmem_props[i];
/* All are regular u32 values */
ret = of_property_read_u32(np, xp->prop, &val); if (ret) {
dev_dbg(dev, "could not read %s for CS%d\n",
xp->prop, csindex); continue;
}
/* First check boolean props */ if (xp->max == 1 && val) { if (xp->slowreg)
slowcfg |= BIT(xp->shift); else
fastcfg |= BIT(xp->shift);
dev_dbg(dev, "set %s flag\n", xp->prop); continue;
}
/* We're dealing with an u32 */ if (val > xp->max) {
dev_err(dev, "too high value for %s: %u, capped at %u\n",
xp->prop, val, xp->max);
val = xp->max;
} if (xp->slowreg)
slowcfg |= (val << xp->shift); else
fastcfg |= (val << xp->shift);
dev_dbg(dev, "set %s to %u\n", xp->prop, val);
}
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.