/* Errata: cannot use slow clk on some IP revisions */ if ((atmel->errata && atmel->errata->slow_clk_erratum) ||
clk_period_ns > state->period) {
new_clk = hlcdc->sys_clk;
clk_freq = clk_get_rate(new_clk); if (!clk_freq) return -EINVAL;
for (pres = 0; pres <= ATMEL_HLCDC_PWMPS_MAX; pres++) { /* Errata: cannot divide by 1 on some IP revisions */ if (!pres && atmel->errata &&
atmel->errata->div1_clk_erratum) continue;
if ((clk_period_ns << pres) >= state->period) break;
}
if (pres > ATMEL_HLCDC_PWMPS_MAX) return -EINVAL;
pwmcfg = ATMEL_HLCDC_PWMPS(pres);
if (new_clk != atmel->cur_clk) {
u32 gencfg = 0; int ret;
ret = clk_prepare_enable(new_clk); if (ret) return ret;
if (new_clk == hlcdc->sys_clk)
gencfg = ATMEL_HLCDC_CLKPWMSEL;
ret = regmap_update_bits(hlcdc->regmap,
ATMEL_HLCDC_CFG(0),
ATMEL_HLCDC_CLKPWMSEL,
gencfg); if (ret) return ret;
}
do_div(pwmcval, state->period);
/* * The PWM duty cycle is configurable from 0/256 to 255/256 of * the period cycle. Hence we can't set a duty cycle occupying * the whole period cycle if we're asked to. * Set it to 255 if pwmcval is greater than 256.
*/ if (pwmcval > 255)
pwmcval = 255;
pwmcfg |= ATMEL_HLCDC_PWMCVAL(pwmcval);
if (state->polarity == PWM_POLARITY_NORMAL)
pwmcfg |= ATMEL_HLCDC_PWMPOL;
ret = regmap_update_bits(hlcdc->regmap, ATMEL_HLCDC_CFG(6),
ATMEL_HLCDC_PWMCVAL_MASK |
ATMEL_HLCDC_PWMPS_MASK |
ATMEL_HLCDC_PWMPOL,
pwmcfg); if (ret) return ret;
ret = regmap_write(hlcdc->regmap, ATMEL_HLCDC_EN,
ATMEL_HLCDC_PWM); if (ret) return ret;
ret = regmap_read_poll_timeout(hlcdc->regmap, ATMEL_HLCDC_SR,
status,
status & ATMEL_HLCDC_PWM,
10, 0); if (ret) return ret;
} else {
ret = regmap_write(hlcdc->regmap, ATMEL_HLCDC_DIS,
ATMEL_HLCDC_PWM); if (ret) return ret;
ret = regmap_read_poll_timeout(hlcdc->regmap, ATMEL_HLCDC_SR,
status,
!(status & ATMEL_HLCDC_PWM),
10, 0); if (ret) return ret;
/* Re-enable the periph clock it was stopped during suspend. */ if (!pwm->state.enabled) {
ret = clk_prepare_enable(atmel->hlcdc->periph_clk); if (ret) return ret;
}
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.