Quellcodebibliothek Statistik Leitseite products/Sources/formale Sprachen/C/Linux/arch/arm64/boot/dts/nvidia/   (Open Source Betriebssystem Version 6.17.9©)  Datei vom 24.10.2025 mit Größe 94 kB image not shown  

Quelle  tegra194.dtsi   Sprache: unbekannt

 
// SPDX-License-Identifier: GPL-2.0
#include <dt-bindings/clock/tegra194-clock.h>
#include <dt-bindings/gpio/tegra194-gpio.h>
#include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/mailbox/tegra186-hsp.h>
#include <dt-bindings/pinctrl/pinctrl-tegra-io-pad.h>
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
#include <dt-bindings/power/tegra194-powergate.h>
#include <dt-bindings/reset/tegra194-reset.h>
#include <dt-bindings/thermal/tegra194-bpmp-thermal.h>
#include <dt-bindings/memory/tegra194-mc.h>

/ {
 compatible = "nvidia,tegra194";
 interrupt-parent = <&gic>;
 #address-cells = <2>;
 #size-cells = <2>;

 /* control backbone */
 bus@0 {
  compatible = "simple-bus";

  #address-cells = <2>;
  #size-cells = <2>;
  ranges = <0x0 0x0 0x0 0x0 0x100 0x0>;

  apbmisc: misc@100000 {
   compatible = "nvidia,tegra194-misc";
   reg = <0x0 0x00100000 0x0 0xf000>,
         <0x0 0x0010f000 0x0 0x1000>;
  };

  gpio: gpio@2200000 {
   compatible = "nvidia,tegra194-gpio";
   reg-names = "security", "gpio";
   reg = <0x0 0x2200000 0x0 0x10000>,
         <0x0 0x2210000 0x0 0x10000>;
   interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
   #interrupt-cells = <2>;
   interrupt-controller;
   #gpio-cells = <2>;
   gpio-controller;
   gpio-ranges = <&pinmux 0 0 169>;
  };

  cbb-noc@2300000 {
   compatible = "nvidia,tegra194-cbb-noc";
   reg = <0x0 0x02300000 0x0 0x1000>;
   interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,axi2apb = <&axi2apb>;
   nvidia,apbmisc = <&apbmisc>;
   status = "okay";
  };

  axi2apb: axi2apb@2390000 {
   compatible = "nvidia,tegra194-axi2apb";
   reg = <0x0 0x2390000 0x0 0x1000>,
         <0x0 0x23a0000 0x0 0x1000>,
         <0x0 0x23b0000 0x0 0x1000>,
         <0x0 0x23c0000 0x0 0x1000>,
         <0x0 0x23d0000 0x0 0x1000>,
         <0x0 0x23e0000 0x0 0x1000>;
   status = "okay";
  };

  pinmux: pinmux@2430000 {
   compatible = "nvidia,tegra194-pinmux";
   reg = <0x0 0x2430000 0x0 0x17000>;
   status = "okay";

   pex_clkreq_c5_bi_dir_state: pinmux-pex-clkreq-c5-bi-dir {
    clkreq {
     nvidia,pins = "pex_l5_clkreq_n_pgg0";
     nvidia,schmitt = <TEGRA_PIN_DISABLE>;
     nvidia,enable-input = <TEGRA_PIN_ENABLE>;
     nvidia,io-hv = <TEGRA_PIN_ENABLE>;
     nvidia,tristate = <TEGRA_PIN_DISABLE>;
     nvidia,pull = <TEGRA_PIN_PULL_NONE>;
    };
   };

   pex_rst_c5_out_state: pinmux-pex-rst-c5-out {
    pex_rst {
     nvidia,pins = "pex_l5_rst_n_pgg1";
     nvidia,schmitt = <TEGRA_PIN_DISABLE>;
     nvidia,enable-input = <TEGRA_PIN_DISABLE>;
     nvidia,io-hv = <TEGRA_PIN_ENABLE>;
     nvidia,tristate = <TEGRA_PIN_DISABLE>;
     nvidia,pull = <TEGRA_PIN_PULL_NONE>;
    };
   };
  };

  ethernet@2490000 {
   compatible = "nvidia,tegra194-eqos",
         "nvidia,tegra186-eqos",
         "snps,dwc-qos-ethernet-4.10";
   reg = <0x0 0x02490000 0x0 0x10000>;
   interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_AXI_CBB>,
     <&bpmp TEGRA194_CLK_EQOS_AXI>,
     <&bpmp TEGRA194_CLK_EQOS_RX>,
     <&bpmp TEGRA194_CLK_EQOS_TX>,
     <&bpmp TEGRA194_CLK_EQOS_PTP_REF>;
   clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
   resets = <&bpmp TEGRA194_RESET_EQOS>;
   reset-names = "eqos";
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_EQOSR &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_EQOSW &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_EQOS>;
   status = "disabled";

   snps,write-requests = <1>;
   snps,read-requests = <3>;
   snps,burst-map = <0x7>;
   snps,txpbl = <16>;
   snps,rxpbl = <8>;
  };

  gpcdma: dma-controller@2600000 {
   compatible = "nvidia,tegra194-gpcdma",
         "nvidia,tegra186-gpcdma";
   reg = <0x0 0x2600000 0x0 0x210000>;
   resets = <&bpmp TEGRA194_RESET_GPCDMA>;
   reset-names = "gpcdma";
   interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
   #dma-cells = <1>;
   iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
   dma-coherent;
   dma-channel-mask = <0xfffffffe>;
   status = "okay";
  };

  aconnect@2900000 {
   compatible = "nvidia,tegra194-aconnect",
         "nvidia,tegra210-aconnect";
   clocks = <&bpmp TEGRA194_CLK_APE>,
     <&bpmp TEGRA194_CLK_APB2APE>;
   clock-names = "ape", "apb2ape";
   power-domains = <&bpmp TEGRA194_POWER_DOMAIN_AUD>;
   status = "disabled";

   #address-cells = <2>;
   #size-cells = <2>;
   ranges = <0x0 0x02900000 0x0 0x02900000 0x0 0x200000>;

   tegra_ahub: ahub@2900800 {
    compatible = "nvidia,tegra194-ahub",
          "nvidia,tegra186-ahub";
    reg = <0x0 0x02900800 0x0 0x800>;
    clocks = <&bpmp TEGRA194_CLK_AHUB>;
    clock-names = "ahub";
    assigned-clocks = <&bpmp TEGRA194_CLK_AHUB>;
    assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLP_OUT0>;
    assigned-clock-rates = <81600000>;
    status = "disabled";

    #address-cells = <2>;
    #size-cells = <2>;
    ranges = <0x0 0x02900800 0x0 0x02900800 0x0 0x11800>;

    tegra_i2s1: i2s@2901000 {
     compatible = "nvidia,tegra194-i2s",
           "nvidia,tegra210-i2s";
     reg = <0x0 0x2901000 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_I2S1>,
       <&bpmp TEGRA194_CLK_I2S1_SYNC_INPUT>;
     clock-names = "i2s", "sync_input";
     assigned-clocks = <&bpmp TEGRA194_CLK_I2S1>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <1536000>;
     sound-name-prefix = "I2S1";
     status = "disabled";
    };

    tegra_i2s2: i2s@2901100 {
     compatible = "nvidia,tegra194-i2s",
           "nvidia,tegra210-i2s";
     reg = <0x0 0x2901100 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_I2S2>,
       <&bpmp TEGRA194_CLK_I2S2_SYNC_INPUT>;
     clock-names = "i2s", "sync_input";
     assigned-clocks = <&bpmp TEGRA194_CLK_I2S2>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <1536000>;
     sound-name-prefix = "I2S2";
     status = "disabled";
    };

    tegra_i2s3: i2s@2901200 {
     compatible = "nvidia,tegra194-i2s",
           "nvidia,tegra210-i2s";
     reg = <0x0 0x2901200 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_I2S3>,
       <&bpmp TEGRA194_CLK_I2S3_SYNC_INPUT>;
     clock-names = "i2s", "sync_input";
     assigned-clocks = <&bpmp TEGRA194_CLK_I2S3>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <1536000>;
     sound-name-prefix = "I2S3";
     status = "disabled";
    };

    tegra_i2s4: i2s@2901300 {
     compatible = "nvidia,tegra194-i2s",
           "nvidia,tegra210-i2s";
     reg = <0x0 0x2901300 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_I2S4>,
       <&bpmp TEGRA194_CLK_I2S4_SYNC_INPUT>;
     clock-names = "i2s", "sync_input";
     assigned-clocks = <&bpmp TEGRA194_CLK_I2S4>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <1536000>;
     sound-name-prefix = "I2S4";
     status = "disabled";
    };

    tegra_i2s5: i2s@2901400 {
     compatible = "nvidia,tegra194-i2s",
           "nvidia,tegra210-i2s";
     reg = <0x0 0x2901400 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_I2S5>,
       <&bpmp TEGRA194_CLK_I2S5_SYNC_INPUT>;
     clock-names = "i2s", "sync_input";
     assigned-clocks = <&bpmp TEGRA194_CLK_I2S5>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <1536000>;
     sound-name-prefix = "I2S5";
     status = "disabled";
    };

    tegra_i2s6: i2s@2901500 {
     compatible = "nvidia,tegra194-i2s",
           "nvidia,tegra210-i2s";
     reg = <0x0 0x2901500 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_I2S6>,
       <&bpmp TEGRA194_CLK_I2S6_SYNC_INPUT>;
     clock-names = "i2s", "sync_input";
     assigned-clocks = <&bpmp TEGRA194_CLK_I2S6>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <1536000>;
     sound-name-prefix = "I2S6";
     status = "disabled";
    };

    tegra_sfc1: sfc@2902000 {
     compatible = "nvidia,tegra194-sfc",
           "nvidia,tegra210-sfc";
     reg = <0x0 0x2902000 0x0 0x200>;
     sound-name-prefix = "SFC1";
     status = "disabled";
    };

    tegra_sfc2: sfc@2902200 {
     compatible = "nvidia,tegra194-sfc",
           "nvidia,tegra210-sfc";
     reg = <0x0 0x2902200 0x0 0x200>;
     sound-name-prefix = "SFC2";
     status = "disabled";
    };

    tegra_sfc3: sfc@2902400 {
     compatible = "nvidia,tegra194-sfc",
           "nvidia,tegra210-sfc";
     reg = <0x0 0x2902400 0x0 0x200>;
     sound-name-prefix = "SFC3";
     status = "disabled";
    };

    tegra_sfc4: sfc@2902600 {
     compatible = "nvidia,tegra194-sfc",
           "nvidia,tegra210-sfc";
     reg = <0x0 0x2902600 0x0 0x200>;
     sound-name-prefix = "SFC4";
     status = "disabled";
    };

    tegra_amx1: amx@2903000 {
     compatible = "nvidia,tegra194-amx";
     reg = <0x0 0x2903000 0x0 0x100>;
     sound-name-prefix = "AMX1";
     status = "disabled";
    };

    tegra_amx2: amx@2903100 {
     compatible = "nvidia,tegra194-amx";
     reg = <0x0 0x2903100 0x0 0x100>;
     sound-name-prefix = "AMX2";
     status = "disabled";
    };

    tegra_amx3: amx@2903200 {
     compatible = "nvidia,tegra194-amx";
     reg = <0x0 0x2903200 0x0 0x100>;
     sound-name-prefix = "AMX3";
     status = "disabled";
    };

    tegra_amx4: amx@2903300 {
     compatible = "nvidia,tegra194-amx";
     reg = <0x0 0x2903300 0x0 0x100>;
     sound-name-prefix = "AMX4";
     status = "disabled";
    };

    tegra_adx1: adx@2903800 {
     compatible = "nvidia,tegra194-adx",
           "nvidia,tegra210-adx";
     reg = <0x0 0x2903800 0x0 0x100>;
     sound-name-prefix = "ADX1";
     status = "disabled";
    };

    tegra_adx2: adx@2903900 {
     compatible = "nvidia,tegra194-adx",
           "nvidia,tegra210-adx";
     reg = <0x0 0x2903900 0x0 0x100>;
     sound-name-prefix = "ADX2";
     status = "disabled";
    };

    tegra_adx3: adx@2903a00 {
     compatible = "nvidia,tegra194-adx",
           "nvidia,tegra210-adx";
     reg = <0x0 0x2903a00 0x0 0x100>;
     sound-name-prefix = "ADX3";
     status = "disabled";
    };

    tegra_adx4: adx@2903b00 {
     compatible = "nvidia,tegra194-adx",
           "nvidia,tegra210-adx";
     reg = <0x0 0x2903b00 0x0 0x100>;
     sound-name-prefix = "ADX4";
     status = "disabled";
    };

    tegra_dmic1: dmic@2904000 {
     compatible = "nvidia,tegra194-dmic",
           "nvidia,tegra210-dmic";
     reg = <0x0 0x2904000 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_DMIC1>;
     clock-names = "dmic";
     assigned-clocks = <&bpmp TEGRA194_CLK_DMIC1>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <3072000>;
     sound-name-prefix = "DMIC1";
     status = "disabled";
    };

    tegra_dmic2: dmic@2904100 {
     compatible = "nvidia,tegra194-dmic",
           "nvidia,tegra210-dmic";
     reg = <0x0 0x2904100 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_DMIC2>;
     clock-names = "dmic";
     assigned-clocks = <&bpmp TEGRA194_CLK_DMIC2>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <3072000>;
     sound-name-prefix = "DMIC2";
     status = "disabled";
    };

    tegra_dmic3: dmic@2904200 {
     compatible = "nvidia,tegra194-dmic",
           "nvidia,tegra210-dmic";
     reg = <0x0 0x2904200 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_DMIC3>;
     clock-names = "dmic";
     assigned-clocks = <&bpmp TEGRA194_CLK_DMIC3>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <3072000>;
     sound-name-prefix = "DMIC3";
     status = "disabled";
    };

    tegra_dmic4: dmic@2904300 {
     compatible = "nvidia,tegra194-dmic",
           "nvidia,tegra210-dmic";
     reg = <0x0 0x2904300 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_DMIC4>;
     clock-names = "dmic";
     assigned-clocks = <&bpmp TEGRA194_CLK_DMIC4>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <3072000>;
     sound-name-prefix = "DMIC4";
     status = "disabled";
    };

    tegra_dspk1: dspk@2905000 {
     compatible = "nvidia,tegra194-dspk",
           "nvidia,tegra186-dspk";
     reg = <0x0 0x2905000 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_DSPK1>;
     clock-names = "dspk";
     assigned-clocks = <&bpmp TEGRA194_CLK_DSPK1>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <12288000>;
     sound-name-prefix = "DSPK1";
     status = "disabled";
    };

    tegra_dspk2: dspk@2905100 {
     compatible = "nvidia,tegra194-dspk",
           "nvidia,tegra186-dspk";
     reg = <0x0 0x2905100 0x0 0x100>;
     clocks = <&bpmp TEGRA194_CLK_DSPK2>;
     clock-names = "dspk";
     assigned-clocks = <&bpmp TEGRA194_CLK_DSPK2>;
     assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
     assigned-clock-rates = <12288000>;
     sound-name-prefix = "DSPK2";
     status = "disabled";
    };

    tegra_ope1: processing-engine@2908000 {
     compatible = "nvidia,tegra194-ope",
           "nvidia,tegra210-ope";
     reg = <0x0 0x2908000 0x0 0x100>;
     sound-name-prefix = "OPE1";
     status = "disabled";

     #address-cells = <2>;
     #size-cells = <2>;
     ranges;

     equalizer@2908100 {
      compatible = "nvidia,tegra194-peq",
            "nvidia,tegra210-peq";
      reg = <0x0 0x2908100 0x0 0x100>;
     };

     dynamic-range-compressor@2908200 {
      compatible = "nvidia,tegra194-mbdrc",
            "nvidia,tegra210-mbdrc";
      reg = <0x0 0x2908200 0x0 0x200>;
     };
    };

    tegra_mvc1: mvc@290a000 {
     compatible = "nvidia,tegra194-mvc",
           "nvidia,tegra210-mvc";
     reg = <0x0 0x290a000 0x0 0x200>;
     sound-name-prefix = "MVC1";
     status = "disabled";
    };

    tegra_mvc2: mvc@290a200 {
     compatible = "nvidia,tegra194-mvc",
           "nvidia,tegra210-mvc";
     reg = <0x0 0x290a200 0x0 0x200>;
     sound-name-prefix = "MVC2";
     status = "disabled";
    };

    tegra_amixer: amixer@290bb00 {
     compatible = "nvidia,tegra194-amixer",
           "nvidia,tegra210-amixer";
     reg = <0x0 0x290bb00 0x0 0x800>;
     sound-name-prefix = "MIXER1";
     status = "disabled";
    };

    tegra_admaif: admaif@290f000 {
     compatible = "nvidia,tegra194-admaif",
           "nvidia,tegra186-admaif";
     reg = <0x0 0x0290f000 0x0 0x1000>;
     dmas = <&adma 1>, <&adma 1>,
            <&adma 2>, <&adma 2>,
            <&adma 3>, <&adma 3>,
            <&adma 4>, <&adma 4>,
            <&adma 5>, <&adma 5>,
            <&adma 6>, <&adma 6>,
            <&adma 7>, <&adma 7>,
            <&adma 8>, <&adma 8>,
            <&adma 9>, <&adma 9>,
            <&adma 10>, <&adma 10>,
            <&adma 11>, <&adma 11>,
            <&adma 12>, <&adma 12>,
            <&adma 13>, <&adma 13>,
            <&adma 14>, <&adma 14>,
            <&adma 15>, <&adma 15>,
            <&adma 16>, <&adma 16>,
            <&adma 17>, <&adma 17>,
            <&adma 18>, <&adma 18>,
            <&adma 19>, <&adma 19>,
            <&adma 20>, <&adma 20>;
     dma-names = "rx1", "tx1",
          "rx2", "tx2",
          "rx3", "tx3",
          "rx4", "tx4",
          "rx5", "tx5",
          "rx6", "tx6",
          "rx7", "tx7",
          "rx8", "tx8",
          "rx9", "tx9",
          "rx10", "tx10",
          "rx11", "tx11",
          "rx12", "tx12",
          "rx13", "tx13",
          "rx14", "tx14",
          "rx15", "tx15",
          "rx16", "tx16",
          "rx17", "tx17",
          "rx18", "tx18",
          "rx19", "tx19",
          "rx20", "tx20";
     status = "disabled";
     interconnects = <&mc TEGRA194_MEMORY_CLIENT_APEDMAR &emc>,
       <&mc TEGRA194_MEMORY_CLIENT_APEDMAW &emc>;
     interconnect-names = "dma-mem", "write";
     iommus = <&smmu TEGRA194_SID_APE>;
    };

    tegra_asrc: asrc@2910000 {
     compatible = "nvidia,tegra194-asrc",
           "nvidia,tegra186-asrc";
     reg = <0x0 0x2910000 0x0 0x2000>;
     sound-name-prefix = "ASRC1";
     status = "disabled";
    };
   };

   adma: dma-controller@2930000 {
    compatible = "nvidia,tegra194-adma",
          "nvidia,tegra186-adma";
    reg = <0x0 0x02930000 0x0 0x20000>;
    interrupt-parent = <&agic>;
    interrupts =  <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
           <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
    #dma-cells = <1>;
    clocks = <&bpmp TEGRA194_CLK_AHUB>;
    clock-names = "d_audio";
    status = "disabled";
   };

   agic: interrupt-controller@2a40000 {
    compatible = "nvidia,tegra194-agic",
          "nvidia,tegra210-agic";
    #interrupt-cells = <3>;
    interrupt-controller;
    reg = <0x0 0x02a41000 0x0 0x1000>,
          <0x0 0x02a42000 0x0 0x2000>;
    interrupts = <GIC_SPI 145
           (GIC_CPU_MASK_SIMPLE(4) |
            IRQ_TYPE_LEVEL_HIGH)>;
    clocks = <&bpmp TEGRA194_CLK_APE>;
    clock-names = "clk";
    status = "disabled";
   };
  };

  mc: memory-controller@2c00000 {
   compatible = "nvidia,tegra194-mc";
   reg = <0x0 0x02c00000 0x0 0x10000>,   /* MC-SID */
         <0x0 0x02c10000 0x0 0x10000>,   /* MC Broadcast*/
         <0x0 0x02c20000 0x0 0x10000>,   /* MC0 */
         <0x0 0x02c30000 0x0 0x10000>,   /* MC1 */
         <0x0 0x02c40000 0x0 0x10000>,   /* MC2 */
         <0x0 0x02c50000 0x0 0x10000>,   /* MC3 */
         <0x0 0x02b80000 0x0 0x10000>,   /* MC4 */
         <0x0 0x02b90000 0x0 0x10000>,   /* MC5 */
         <0x0 0x02ba0000 0x0 0x10000>,   /* MC6 */
         <0x0 0x02bb0000 0x0 0x10000>,   /* MC7 */
         <0x0 0x01700000 0x0 0x10000>,   /* MC8 */
         <0x0 0x01710000 0x0 0x10000>,   /* MC9 */
         <0x0 0x01720000 0x0 0x10000>,   /* MC10 */
         <0x0 0x01730000 0x0 0x10000>,   /* MC11 */
         <0x0 0x01740000 0x0 0x10000>,   /* MC12 */
         <0x0 0x01750000 0x0 0x10000>,   /* MC13 */
         <0x0 0x01760000 0x0 0x10000>,   /* MC14 */
         <0x0 0x01770000 0x0 0x10000>;   /* MC15 */
   reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
        "ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
        "ch11", "ch12", "ch13", "ch14", "ch15";
   interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
   #interconnect-cells = <1>;
   status = "disabled";

   #address-cells = <2>;
   #size-cells = <2>;
   ranges = <0x0 0x01700000 0x0 0x01700000 0x0 0x100000>,
     <0x0 0x02b80000 0x0 0x02b80000 0x0 0x040000>,
     <0x0 0x02c00000 0x0 0x02c00000 0x0 0x100000>;

   /*
    * Bit 39 of addresses passing through the memory
    * controller selects the XBAR format used when memory
    * is accessed. This is used to transparently access
    * memory in the XBAR format used by the discrete GPU
    * (bit 39 set) or Tegra (bit 39 clear).
    *
    * As a consequence, the operating system must ensure
    * that bit 39 is never used implicitly, for example
    * via an I/O virtual address mapping of an IOMMU. If
    * devices require access to the XBAR switch, their
    * drivers must set this bit explicitly.
    *
    * Limit the DMA range for memory clients to [38:0].
    */
   dma-ranges = <0x0 0x0 0x0 0x0 0x80 0x0>;

   emc: external-memory-controller@2c60000 {
    compatible = "nvidia,tegra194-emc";
    reg = <0x0 0x02c60000 0x0 0x90000>,
          <0x0 0x01780000 0x0 0x80000>;
    interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
    clocks = <&bpmp TEGRA194_CLK_EMC>;
    clock-names = "emc";

    #interconnect-cells = <0>;

    nvidia,bpmp = <&bpmp>;
   };
  };

  timer@3010000 {
   compatible = "nvidia,tegra186-timer";
   reg = <0x0 0x03010000 0x0 0x000e0000>;
   interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
   status = "okay";
  };

  uarta: serial@3100000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x03100000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTA>;
   resets = <&bpmp TEGRA194_RESET_UARTA>;
   dmas = <&gpcdma 8>, <&gpcdma 8>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uartb: serial@3110000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x03110000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTB>;
   resets = <&bpmp TEGRA194_RESET_UARTB>;
   dmas = <&gpcdma 9>, <&gpcdma 9>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uartd: serial@3130000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x03130000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTD>;
   resets = <&bpmp TEGRA194_RESET_UARTD>;
   dmas = <&gpcdma 19>, <&gpcdma 19>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uarte: serial@3140000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x03140000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTE>;
   resets = <&bpmp TEGRA194_RESET_UARTE>;
   dmas = <&gpcdma 20>, <&gpcdma 20>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uartf: serial@3150000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x03150000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTF>;
   resets = <&bpmp TEGRA194_RESET_UARTF>;
   dmas = <&gpcdma 12>, <&gpcdma 12>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  gen1_i2c: i2c@3160000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x03160000 0x0 0x10000>;
   interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C1>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C1>;
   reset-names = "i2c";
   dmas = <&gpcdma 21>, <&gpcdma 21>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uarth: serial@3170000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x03170000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTH>;
   resets = <&bpmp TEGRA194_RESET_UARTH>;
   dmas = <&gpcdma 13>, <&gpcdma 13>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  cam_i2c: i2c@3180000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x03180000 0x0 0x10000>;
   interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C3>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C3>;
   reset-names = "i2c";
   dmas = <&gpcdma 23>, <&gpcdma 23>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  /* shares pads with dpaux1 */
  dp_aux_ch1_i2c: i2c@3190000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x03190000 0x0 0x10000>;
   interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C4>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C4>;
   reset-names = "i2c";
   pinctrl-0 = <&state_dpaux1_i2c>;
   pinctrl-1 = <&state_dpaux1_off>;
   pinctrl-names = "default", "idle";
   dmas = <&gpcdma 26>, <&gpcdma 26>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  /* shares pads with dpaux0 */
  dp_aux_ch0_i2c: i2c@31b0000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x031b0000 0x0 0x10000>;
   interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C6>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C6>;
   reset-names = "i2c";
   pinctrl-0 = <&state_dpaux0_i2c>;
   pinctrl-1 = <&state_dpaux0_off>;
   pinctrl-names = "default", "idle";
   dmas = <&gpcdma 30>, <&gpcdma 30>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  /* shares pads with dpaux2 */
  dp_aux_ch2_i2c: i2c@31c0000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x031c0000 0x0 0x10000>;
   interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C7>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C7>;
   reset-names = "i2c";
   pinctrl-0 = <&state_dpaux2_i2c>;
   pinctrl-1 = <&state_dpaux2_off>;
   pinctrl-names = "default", "idle";
   dmas = <&gpcdma 27>, <&gpcdma 27>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  /* shares pads with dpaux3 */
  dp_aux_ch3_i2c: i2c@31e0000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x031e0000 0x0 0x10000>;
   interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C9>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C9>;
   reset-names = "i2c";
   pinctrl-0 = <&state_dpaux3_i2c>;
   pinctrl-1 = <&state_dpaux3_off>;
   pinctrl-names = "default", "idle";
   dmas = <&gpcdma 31>, <&gpcdma 31>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  spi@3270000 {
   compatible = "nvidia,tegra194-qspi";
   reg = <0x0 0x3270000 0x0 0x1000>;
   interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_QSPI0>,
     <&bpmp TEGRA194_CLK_QSPI0_PM>;
   clock-names = "qspi", "qspi_out";
   resets = <&bpmp TEGRA194_RESET_QSPI0>;
   status = "disabled";
  };

  pwm1: pwm@3280000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x3280000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM1>;
   resets = <&bpmp TEGRA194_RESET_PWM1>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pwm2: pwm@3290000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x3290000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM2>;
   resets = <&bpmp TEGRA194_RESET_PWM2>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pwm3: pwm@32a0000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x32a0000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM3>;
   resets = <&bpmp TEGRA194_RESET_PWM3>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pwm5: pwm@32c0000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x32c0000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM5>;
   resets = <&bpmp TEGRA194_RESET_PWM5>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pwm6: pwm@32d0000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x32d0000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM6>;
   resets = <&bpmp TEGRA194_RESET_PWM6>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pwm7: pwm@32e0000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x32e0000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM7>;
   resets = <&bpmp TEGRA194_RESET_PWM7>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pwm8: pwm@32f0000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0x32f0000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM8>;
   resets = <&bpmp TEGRA194_RESET_PWM8>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  spi@3300000 {
   compatible = "nvidia,tegra194-qspi";
   reg = <0x0 0x3300000 0x0 0x1000>;
   interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_QSPI1>,
     <&bpmp TEGRA194_CLK_QSPI1_PM>;
   clock-names = "qspi", "qspi_out";
   resets = <&bpmp TEGRA194_RESET_QSPI1>;
   status = "disabled";
  };

  sdmmc1: mmc@3400000 {
   compatible = "nvidia,tegra194-sdhci";
   reg = <0x0 0x03400000 0x0 0x10000>;
   interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
     <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
   clock-names = "sdhci", "tmclk";
   assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
       <&bpmp TEGRA194_CLK_PLLC4_MUXED>;
   assigned-clock-parents =
       <&bpmp TEGRA194_CLK_PLLC4_MUXED>,
       <&bpmp TEGRA194_CLK_PLLC4_VCO_DIV2>;
   resets = <&bpmp TEGRA194_RESET_SDMMC1>;
   reset-names = "sdhci";
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRA &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_SDMMCWA &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_SDMMC1>;
   pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
   pinctrl-0 = <&sdmmc1_3v3>;
   pinctrl-1 = <&sdmmc1_1v8>;
   nvidia,pad-autocal-pull-up-offset-3v3-timeout =
         <0x07>;
   nvidia,pad-autocal-pull-down-offset-3v3-timeout =
         <0x07>;
   nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
   nvidia,pad-autocal-pull-down-offset-1v8-timeout =
         <0x07>;
   nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
   nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
   nvidia,default-tap = <0x9>;
   nvidia,default-trim = <0x5>;
   sd-uhs-sdr25;
   sd-uhs-sdr50;
   sd-uhs-ddr50;
   sd-uhs-sdr104;
   status = "disabled";
  };

  sdmmc3: mmc@3440000 {
   compatible = "nvidia,tegra194-sdhci";
   reg = <0x0 0x03440000 0x0 0x10000>;
   interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
     <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
   clock-names = "sdhci", "tmclk";
   assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
       <&bpmp TEGRA194_CLK_PLLC4_MUXED>;
   assigned-clock-parents =
       <&bpmp TEGRA194_CLK_PLLC4_MUXED>,
       <&bpmp TEGRA194_CLK_PLLC4_VCO_DIV2>;
   resets = <&bpmp TEGRA194_RESET_SDMMC3>;
   reset-names = "sdhci";
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCR &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_SDMMCW &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_SDMMC3>;
   pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
   pinctrl-0 = <&sdmmc3_3v3>;
   pinctrl-1 = <&sdmmc3_1v8>;
   nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
   nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
   nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
   nvidia,pad-autocal-pull-down-offset-3v3-timeout =
         <0x07>;
   nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
   nvidia,pad-autocal-pull-down-offset-1v8-timeout =
         <0x07>;
   nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
   nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
   nvidia,default-tap = <0x9>;
   nvidia,default-trim = <0x5>;
   sd-uhs-sdr25;
   sd-uhs-sdr50;
   sd-uhs-ddr50;
   sd-uhs-sdr104;
   status = "disabled";
  };

  sdmmc4: mmc@3460000 {
   compatible = "nvidia,tegra194-sdhci";
   reg = <0x0 0x03460000 0x0 0x10000>;
   interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
     <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
   clock-names = "sdhci", "tmclk";
   assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
       <&bpmp TEGRA194_CLK_PLLC4>;
   assigned-clock-parents =
       <&bpmp TEGRA194_CLK_PLLC4>;
   resets = <&bpmp TEGRA194_RESET_SDMMC4>;
   reset-names = "sdhci";
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRAB &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_SDMMCWAB &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_SDMMC4>;
   nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
   nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
   nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
   nvidia,pad-autocal-pull-down-offset-1v8-timeout =
         <0x0a>;
   nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
   nvidia,pad-autocal-pull-down-offset-3v3-timeout =
         <0x0a>;
   nvidia,default-tap = <0x8>;
   nvidia,default-trim = <0x14>;
   nvidia,dqs-trim = <40>;
   cap-mmc-highspeed;
   mmc-ddr-1_8v;
   mmc-hs200-1_8v;
   mmc-hs400-1_8v;
   mmc-hs400-enhanced-strobe;
   supports-cqe;
   status = "disabled";
  };

  hda@3510000 {
   compatible = "nvidia,tegra194-hda";
   reg = <0x0 0x3510000 0x0 0x10000>;
   interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_HDA>,
     <&bpmp TEGRA194_CLK_HDA2HDMICODEC>,
     <&bpmp TEGRA194_CLK_HDA2CODEC_2X>;
   clock-names = "hda", "hda2hdmi", "hda2codec_2x";
   resets = <&bpmp TEGRA194_RESET_HDA>,
     <&bpmp TEGRA194_RESET_HDA2HDMICODEC>;
   reset-names = "hda", "hda2hdmi";
   power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_HDAR &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_HDAW &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_HDA>;
   status = "disabled";
  };

  xusb_padctl: padctl@3520000 {
   compatible = "nvidia,tegra194-xusb-padctl";
   reg = <0x0 0x03520000 0x0 0x1000>,
         <0x0 0x03540000 0x0 0x1000>;
   reg-names = "padctl", "ao";
   interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;

   resets = <&bpmp TEGRA194_RESET_XUSB_PADCTL>;
   reset-names = "padctl";

   status = "disabled";

   pads {
    usb2 {
     clocks = <&bpmp TEGRA194_CLK_USB2_TRK>;
     clock-names = "trk";

     lanes {
      usb2-0 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };

      usb2-1 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };

      usb2-2 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };

      usb2-3 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };
     };
    };

    usb3 {
     lanes {
      usb3-0 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };

      usb3-1 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };

      usb3-2 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };

      usb3-3 {
       nvidia,function = "xusb";
       status = "disabled";
       #phy-cells = <0>;
      };
     };
    };
   };

   ports {
    usb2-0 {
     status = "disabled";
    };

    usb2-1 {
     status = "disabled";
    };

    usb2-2 {
     status = "disabled";
    };

    usb2-3 {
     status = "disabled";
    };

    usb3-0 {
     status = "disabled";
    };

    usb3-1 {
     status = "disabled";
    };

    usb3-2 {
     status = "disabled";
    };

    usb3-3 {
     status = "disabled";
    };
   };
  };

  usb@3550000 {
   compatible = "nvidia,tegra194-xudc";
   reg = <0x0 0x03550000 0x0 0x8000>,
         <0x0 0x03558000 0x0 0x1000>;
   reg-names = "base", "fpci";
   interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_DEV>,
     <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
     <&bpmp TEGRA194_CLK_XUSB_SS>,
     <&bpmp TEGRA194_CLK_XUSB_FS>;
   clock-names = "dev", "ss", "ss_src", "fs_src";
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_XUSB_DEVR &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_XUSB_DEVW &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_XUSB_DEV>;
   power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBB>,
     <&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
   power-domain-names = "dev", "ss";
   nvidia,xusb-padctl = <&xusb_padctl>;
   dma-coherent;
   status = "disabled";
  };

  usb@3610000 {
   compatible = "nvidia,tegra194-xusb";
   reg = <0x0 0x03610000 0x0 0x40000>,
         <0x0 0x03600000 0x0 0x10000>;
   reg-names = "hcd", "fpci";

   interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;

   clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_HOST>,
     <&bpmp TEGRA194_CLK_XUSB_FALCON>,
     <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
     <&bpmp TEGRA194_CLK_XUSB_SS>,
     <&bpmp TEGRA194_CLK_CLK_M>,
     <&bpmp TEGRA194_CLK_XUSB_FS>,
     <&bpmp TEGRA194_CLK_UTMIPLL>,
     <&bpmp TEGRA194_CLK_CLK_M>,
     <&bpmp TEGRA194_CLK_PLLE>;
   clock-names = "xusb_host", "xusb_falcon_src",
          "xusb_ss", "xusb_ss_src", "xusb_hs_src",
          "xusb_fs_src", "pll_u_480m", "clk_m",
          "pll_e";
   interconnects = <&mc TEGRA194_MEMORY_CLIENT_XUSB_HOSTR &emc>,
     <&mc TEGRA194_MEMORY_CLIENT_XUSB_HOSTW &emc>;
   interconnect-names = "dma-mem", "write";
   iommus = <&smmu TEGRA194_SID_XUSB_HOST>;

   power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBC>,
     <&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
   power-domain-names = "xusb_host", "xusb_ss";

   nvidia,xusb-padctl = <&xusb_padctl>;
   status = "disabled";
  };

  fuse@3820000 {
   compatible = "nvidia,tegra194-efuse";
   reg = <0x0 0x03820000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_FUSE>;
   clock-names = "fuse";
  };

  gic: interrupt-controller@3881000 {
   compatible = "arm,gic-400";
   #interrupt-cells = <3>;
   interrupt-controller;
   reg = <0x0 0x03881000 0x0 0x1000>,
         <0x0 0x03882000 0x0 0x2000>,
         <0x0 0x03884000 0x0 0x2000>,
         <0x0 0x03886000 0x0 0x2000>;
   interrupts = <GIC_PPI 9
    (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
   interrupt-parent = <&gic>;
  };

  cec@3960000 {
   compatible = "nvidia,tegra194-cec", "nvidia,tegra210-cec";
   reg = <0x0 0x03960000 0x0 0x10000>;
   interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_CEC>;
   clock-names = "cec";
   status = "disabled";
  };

  hte_lic: hardware-timestamp@3aa0000 {
   compatible = "nvidia,tegra194-gte-lic";
   reg = <0x0 0x3aa0000 0x0 0x10000>;
   interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,int-threshold = <1>;
   nvidia,slices = <11>;
   #timestamp-cells = <1>;
   status = "okay";
  };

  hsp_top0: hsp@3c00000 {
   compatible = "nvidia,tegra194-hsp";
   reg = <0x0 0x03c00000 0x0 0xa0000>;
   interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
   interrupt-names = "doorbell", "shared0", "shared1", "shared2",
                     "shared3", "shared4", "shared5", "shared6",
                     "shared7";
   #mbox-cells = <2>;
  };

  p2u_hsio_0: phy@3e10000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e10000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_1: phy@3e20000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e20000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_2: phy@3e30000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e30000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_3: phy@3e40000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e40000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_4: phy@3e50000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e50000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_5: phy@3e60000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e60000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_6: phy@3e70000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e70000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_7: phy@3e80000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e80000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_8: phy@3e90000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03e90000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_9: phy@3ea0000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03ea0000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_0: phy@3eb0000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03eb0000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_1: phy@3ec0000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03ec0000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_2: phy@3ed0000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03ed0000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_3: phy@3ee0000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03ee0000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_4: phy@3ef0000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03ef0000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_5: phy@3f00000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03f00000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_6: phy@3f10000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03f10000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_nvhs_7: phy@3f20000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03f20000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_10: phy@3f30000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03f30000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  p2u_hsio_11: phy@3f40000 {
   compatible = "nvidia,tegra194-p2u";
   reg = <0x0 0x03f40000 0x0 0x10000>;
   reg-names = "ctl";

   #phy-cells = <0>;
  };

  sce-noc@b600000 {
   compatible = "nvidia,tegra194-sce-noc";
   reg = <0x0 0xb600000 0x0 0x1000>;
   interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,axi2apb = <&axi2apb>;
   nvidia,apbmisc = <&apbmisc>;
   status = "okay";
  };

  rce-noc@be00000 {
   compatible = "nvidia,tegra194-rce-noc";
   reg = <0x0 0xbe00000 0x0 0x1000>;
   interrupts = <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,axi2apb = <&axi2apb>;
   nvidia,apbmisc = <&apbmisc>;
   status = "okay";
  };

  hsp_aon: hsp@c150000 {
   compatible = "nvidia,tegra194-hsp";
   reg = <0x0 0x0c150000 0x0 0x90000>;
   interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
                <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
   /*
    * Shared interrupt 0 is routed only to AON/SPE, so
    * we only have 4 shared interrupts for the CCPLEX.
    */
   interrupt-names = "shared1", "shared2", "shared3", "shared4";
   #mbox-cells = <2>;
  };

  hte_aon: hardware-timestamp@c1e0000 {
   compatible = "nvidia,tegra194-gte-aon";
   reg = <0x0 0xc1e0000 0x0 0x10000>;
   interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,int-threshold = <1>;
   nvidia,slices = <3>;
   #timestamp-cells = <1>;
   status = "okay";
  };

  gen2_i2c: i2c@c240000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x0c240000 0x0 0x10000>;
   interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C2>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C2>;
   reset-names = "i2c";
   dmas = <&gpcdma 22>, <&gpcdma 22>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  gen8_i2c: i2c@c250000 {
   compatible = "nvidia,tegra194-i2c";
   reg = <0x0 0x0c250000 0x0 0x10000>;
   interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
   #address-cells = <1>;
   #size-cells = <0>;
   clocks = <&bpmp TEGRA194_CLK_I2C8>;
   clock-names = "div-clk";
   resets = <&bpmp TEGRA194_RESET_I2C8>;
   reset-names = "i2c";
   dmas = <&gpcdma 0>, <&gpcdma 0>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uartc: serial@c280000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x0c280000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTC>;
   resets = <&bpmp TEGRA194_RESET_UARTC>;
   dmas = <&gpcdma 3>, <&gpcdma 3>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  uartg: serial@c290000 {
   compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
   reg = <0x0 0x0c290000 0x0 0x40>;
   reg-shift = <2>;
   interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_UARTG>;
   resets = <&bpmp TEGRA194_RESET_UARTG>;
   dmas = <&gpcdma 2>, <&gpcdma 2>;
   dma-names = "rx", "tx";
   status = "disabled";
  };

  rtc: rtc@c2a0000 {
   compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc";
   reg = <0x0 0x0c2a0000 0x0 0x10000>;
   interrupt-parent = <&pmc>;
   interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
   clocks = <&bpmp TEGRA194_CLK_CLK_32K>;
   clock-names = "rtc";
   status = "disabled";
  };

  gpio_aon: gpio@c2f0000 {
   compatible = "nvidia,tegra194-gpio-aon";
   reg-names = "security", "gpio";
   reg = <0x0 0xc2f0000 0x0 0x1000>,
         <0x0 0xc2f1000 0x0 0x1000>;
   interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
   gpio-controller;
   #gpio-cells = <2>;
   interrupt-controller;
   #interrupt-cells = <2>;
   gpio-ranges = <&pinmux_aon 0 0 30>;
  };

  pinmux_aon: pinmux@c300000 {
   compatible = "nvidia,tegra194-pinmux-aon";
   reg = <0x0 0xc300000 0x0 0x4000>;

   status = "okay";
  };

  pwm4: pwm@c340000 {
   compatible = "nvidia,tegra194-pwm",
         "nvidia,tegra186-pwm";
   reg = <0x0 0xc340000 0x0 0x10000>;
   clocks = <&bpmp TEGRA194_CLK_PWM4>;
   resets = <&bpmp TEGRA194_RESET_PWM4>;
   reset-names = "pwm";
   status = "disabled";
   #pwm-cells = <2>;
  };

  pmc: pmc@c360000 {
   compatible = "nvidia,tegra194-pmc";
   reg = <0x0 0x0c360000 0x0 0x10000>,
         <0x0 0x0c370000 0x0 0x10000>,
         <0x0 0x0c380000 0x0 0x10000>,
         <0x0 0x0c390000 0x0 0x10000>,
         <0x0 0x0c3a0000 0x0 0x10000>;
   reg-names = "pmc", "wake", "aotag", "scratch", "misc";

   #interrupt-cells = <2>;
   interrupt-controller;

   sdmmc1_1v8: sdmmc1-1v8 {
    pins = "sdmmc1-hv";
    power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
   };

   sdmmc1_3v3: sdmmc1-3v3 {
    pins = "sdmmc1-hv";
    power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
   };

   sdmmc3_1v8: sdmmc3-1v8 {
    pins = "sdmmc3-hv";
    power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
   };

   sdmmc3_3v3: sdmmc3-3v3 {
    pins = "sdmmc3-hv";
    power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
   };
  };

  aon-noc@c600000 {
   compatible = "nvidia,tegra194-aon-noc";
   reg = <0x0 0xc600000 0x0 0x1000>;
   interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,apbmisc = <&apbmisc>;
   status = "okay";
  };

  bpmp-noc@d600000 {
   compatible = "nvidia,tegra194-bpmp-noc";
   reg = <0x0 0xd600000 0x0 0x1000>;
   interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
   nvidia,axi2apb = <&axi2apb>;
   nvidia,apbmisc = <&apbmisc>;
   status = "okay";
  };

  iommu@10000000 {
   compatible = "nvidia,tegra194-smmu", "nvidia,smmu-500";
   reg = <0x0 0x10000000 0x0 0x800000>;
   interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
   stream-match-mask = <0x7f80>;
   #global-interrupts = <1>;
   #iommu-cells = <1>;

   nvidia,memory-controller = <&mc>;
   status = "disabled";
  };

  smmu: iommu@12000000 {
   compatible = "nvidia,tegra194-smmu", "nvidia,smmu-500";
   reg = <0x0 0x12000000 0x0 0x800000>,
         <0x0 0x11000000 0x0 0x800000>;
   interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
   stream-match-mask = <0x7f80>;
   #global-interrupts = <2>;
   #iommu-cells = <1>;

   nvidia,memory-controller = <&mc>;
   status = "okay";
  };

  host1x@13e00000 {
   compatible = "nvidia,tegra194-host1x";
   reg = <0x0 0x13e00000 0x0 0x10000>,
         <0x0 0x13e10000 0x0 0x10000>;
   reg-names = "hypervisor", "vm";
   interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
         <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
   interrupt-names = "syncpt", "host1x";
   clocks = <&bpmp TEGRA194_CLK_HOST1X>;
   clock-names = "host1x";
   resets = <&bpmp TEGRA194_RESET_HOST1X>;
   reset-names = "host1x";

   #address-cells = <2>;
   #size-cells = <2>;
   ranges = <0x0 0x14800000 0x0 0x14800000 0x0 0x02800000>;

   interconnects = <&mc TEGRA194_MEMORY_CLIENT_HOST1XDMAR &emc>;
   interconnect-names = "dma-mem";
   iommus = <&smmu TEGRA194_SID_HOST1X>;
   dma-coherent;

   /* Context isolation domains */
   iommu-map = <0 &smmu TEGRA194_SID_HOST1X_CTX0 1>,
        <1 &smmu TEGRA194_SID_HOST1X_CTX1 1>,
        <2 &smmu TEGRA194_SID_HOST1X_CTX2 1>,
        <3 &smmu TEGRA194_SID_HOST1X_CTX3 1>,
        <4 &smmu TEGRA194_SID_HOST1X_CTX4 1>,
        <5 &smmu TEGRA194_SID_HOST1X_CTX5 1>,
        <6 &smmu TEGRA194_SID_HOST1X_CTX6 1>,
        <7 &smmu TEGRA194_SID_HOST1X_CTX7 1>;

   nvdec@15140000 {
    compatible = "nvidia,tegra194-nvdec";
    reg = <0x0 0x15140000 0x0 0x00040000>;
    clocks = <&bpmp TEGRA194_CLK_NVDEC1>;
    clock-names = "nvdec";
    resets = <&bpmp TEGRA194_RESET_NVDEC1>;
    reset-names = "nvdec";

    power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVDECB>;
    interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SRD &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SRD1 &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SWR &emc>;
    interconnect-names = "dma-mem", "read-1", "write";
    iommus = <&smmu TEGRA194_SID_NVDEC1>;
    dma-coherent;

    nvidia,host1x-class = <0xf5>;
   };

   display-hub@15200000 {
    compatible = "nvidia,tegra194-display";
    reg = <0x0 0x15200000 0x0 0x00040000>;
    resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
      <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
      <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
      <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
      <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
      <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
      <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
    reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
           "wgrp3", "wgrp4", "wgrp5";
    clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
      <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
    clock-names = "disp", "hub";
    status = "disabled";

    power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;

    #address-cells = <2>;
    #size-cells = <2>;
    ranges = <0x0 0x15200000 0x0 0x15200000 0x0 0x40000>;

    display@15200000 {
     compatible = "nvidia,tegra194-dc";
     reg = <0x0 0x15200000 0x0 0x10000>;
     interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
     clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
     clock-names = "dc";
     resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
     reset-names = "dc";

     power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
     interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
       <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
     interconnect-names = "dma-mem", "read-1";

     nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
     nvidia,head = <0>;
    };

    display@15210000 {
     compatible = "nvidia,tegra194-dc";
     reg = <0x0 0x15210000 0x0 0x10000>;
     interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
     clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
     clock-names = "dc";
     resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
     reset-names = "dc";

     power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
     interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
       <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
     interconnect-names = "dma-mem", "read-1";

     nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
     nvidia,head = <1>;
    };

    display@15220000 {
     compatible = "nvidia,tegra194-dc";
     reg = <0x0 0x15220000 0x0 0x10000>;
     interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
     clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
     clock-names = "dc";
     resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
     reset-names = "dc";

     power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
     interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
       <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
     interconnect-names = "dma-mem", "read-1";

     nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
     nvidia,head = <2>;
    };

    display@15230000 {
     compatible = "nvidia,tegra194-dc";
     reg = <0x0 0x15230000 0x0 0x10000>;
     interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
     clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
     clock-names = "dc";
     resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
     reset-names = "dc";

     power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
     interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
       <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
     interconnect-names = "dma-mem", "read-1";

     nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
     nvidia,head = <3>;
    };
   };

   vic@15340000 {
    compatible = "nvidia,tegra194-vic";
    reg = <0x0 0x15340000 0x0 0x00040000>;
    interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
    clocks = <&bpmp TEGRA194_CLK_VIC>;
    clock-names = "vic";
    resets = <&bpmp TEGRA194_RESET_VIC>;
    reset-names = "vic";

    power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>;
    interconnects = <&mc TEGRA194_MEMORY_CLIENT_VICSRD &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_VICSWR &emc>;
    interconnect-names = "dma-mem", "write";
    iommus = <&smmu TEGRA194_SID_VIC>;
    dma-coherent;
   };

   nvjpg@15380000 {
    compatible = "nvidia,tegra194-nvjpg";
    reg = <0x0 0x15380000 0x0 0x40000>;
    clocks = <&bpmp TEGRA194_CLK_NVJPG>;
    clock-names = "nvjpg";
    resets = <&bpmp TEGRA194_RESET_NVJPG>;
    reset-names = "nvjpg";

    power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVJPG>;
    interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVJPGSRD &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVJPGSWR &emc>;
    interconnect-names = "dma-mem", "write";
    iommus = <&smmu TEGRA194_SID_NVJPG>;
    dma-coherent;
   };

   nvdec@15480000 {
    compatible = "nvidia,tegra194-nvdec";
    reg = <0x0 0x15480000 0x0 0x00040000>;
    clocks = <&bpmp TEGRA194_CLK_NVDEC>;
    clock-names = "nvdec";
    resets = <&bpmp TEGRA194_RESET_NVDEC>;
    reset-names = "nvdec";

    power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVDECA>;
    interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDECSRD &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVDECSRD1 &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVDECSWR &emc>;
    interconnect-names = "dma-mem", "read-1", "write";
    iommus = <&smmu TEGRA194_SID_NVDEC>;
    dma-coherent;

    nvidia,host1x-class = <0xf0>;
   };

   nvenc@154c0000 {
    compatible = "nvidia,tegra194-nvenc";
    reg = <0x0 0x154c0000 0x0 0x40000>;
    clocks = <&bpmp TEGRA194_CLK_NVENC>;
    clock-names = "nvenc";
    resets = <&bpmp TEGRA194_RESET_NVENC>;
    reset-names = "nvenc";

    power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVENCA>;
    interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVENCSRD &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVENCSRD1 &emc>,
      <&mc TEGRA194_MEMORY_CLIENT_NVENCSWR &emc>;
--> --------------------

--> maximum size reached

--> --------------------

[ Dauer der Verarbeitung: 0.13 Sekunden  (vorverarbeitet)  ]