/* * Copyright (c) 1997, 2022, Oracle and/or its affiliates. All rights reserved. * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. * * This code is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License version 2 only, as * published by the Free Software Foundation. * * This code is distributed in the hope that it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License * version 2 for more details (a copy is included in the LICENSE file that * accompanied this code). * * You should have received a copy of the GNU General Public License version * 2 along with this work; if not, write to the Free Software Foundation, * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. * * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA * or visit www.oracle.com if you need additional information or have any * questions. *
*/
// State and MStack class used in xform() and find_shared() iterative methods. enum Node_State { Pre_Visit, // node has to be pre-visited
Visit, // visit node
Post_Visit, // post-visit node
Alt_Post_Visit // alternative post-visit path
};
class MStack: public Node_Stack { public:
MStack(int size) : Node_Stack(size) { }
private: // Private arena of State objects
ResourceArea _states_arena;
VectorSet _visited; // Visit bits
// Used to control the Label pass
VectorSet _shared; // Shared Ideal Node
VectorSet _dontcare; // Nothing the matcher cares about
// Private methods which perform the actual matching and reduction // Walks the label tree, generating machine nodes
MachNode *ReduceInst( State *s, int rule, Node *&mem); void ReduceInst_Chain_Rule( State *s, int rule, Node *&mem, MachNode *mach);
uint ReduceInst_Interior(State *s, int rule, Node *&mem, MachNode *mach, uint num_opnds); void ReduceOper( State *s, int newrule, Node *&mem, MachNode *mach );
// If this node already matched using "rule", return the MachNode for it.
MachNode* find_shared_node(Node* n, uint rule);
// Convert a dense opcode number to an expanded rule number constint *_reduceOp; constint *_leftOp; constint *_rightOp;
// Map dense opcode number to info on when rule is swallowed constant. constbool *_swallowed;
// Map dense rule number to determine if this is an instruction chain rule const uint _begin_inst_chain_rule; const uint _end_inst_chain_rule;
// We want to clone constants and possible CmpI-variants. // If we do not clone CmpI, then we can have many instances of // condition codes alive at once. This is OK on some chips and // bad on others. Hence the machine-dependent table lookup. constchar *_must_clone;
// Find shared Nodes, or Nodes that otherwise are Matcher roots void find_shared( Node *n ); bool find_shared_visit(MStack& mstack, Node* n, uint opcode, bool& mem_op, int& mem_addr_idx); void find_shared_post_visit(Node* n, uint opcode);
bool is_vshift_con_pattern(Node* n, Node* m);
// Debug and profile information for nodes in old space:
GrowableArray<Node_Notes*>* _old_node_note_array;
// Node labeling iterator for instruction selection
Node* Label_Root(const Node* n, State* svec, Node* control, Node*& mem);
Node *transform( Node *dummy );
Node_List _projection_list; // For Machine nodes killing many values
Node_Array _shared_nodes;
#ifndef PRODUCT
Node_Array _old2new_map; // Map roots of ideal-trees to machine-roots
Node_Array _new2old_map; // Maps machine nodes back to ideal
VectorSet _reused; // Ideal IGV identifiers reused by machine nodes #endif// !PRODUCT
// Accessors for the inherited field PhaseTransform::_nodes: void grow_new_node_array(uint idx_limit) {
_nodes.map(idx_limit-1, NULL);
} bool has_new_node(const Node* n) const { return _nodes.at(n->_idx) != NULL;
}
Node* new_node(const Node* n) const {
assert(has_new_node(n), "set before get"); return _nodes.at(n->_idx);
} void set_new_node(const Node* n, Node *nn) {
assert(!has_new_node(n), "set only once");
_nodes.map(n->_idx, nn);
}
#ifdef ASSERT // Make sure only new nodes are reachable from this node void verify_new_nodes_only(Node* root);
// Mode bit to tell DFA and expand rules whether we are running after // (or during) register selection. Usually, the matcher runs before, // but it will also get called to generate post-allocation spill code. // In this situation, it is a deadly error to attempt to allocate more // temporary registers. bool _allocation_started;
// Machine register names staticconstchar *regName[]; // Machine register encodings staticconstunsignedchar _regEncode[]; // Machine Node names constchar **_ruleName; // Rules that are cheaper to rematerialize than to spill staticconst uint _begin_rematerialize; staticconst uint _end_rematerialize;
// An array of chars, from 0 to _last_Mach_Reg. // No Save = 'N' (for register windows) // Save on Entry = 'E' // Save on Call = 'C' // Always Save = 'A' (same as SOE + SOC) constchar *_register_save_policy; constchar *_c_reg_save_policy; // Convert a machine register to a machine register type, so-as to // properly match spill code. constint *_register_save_type; // Maps from machine register to boolean; true if machine register can // be holding a call argument in some signature. staticbool can_be_java_arg( int reg ); // Maps from machine register to boolean; true if machine register holds // a spillable argument. staticbool is_spillable_arg( int reg ); // Number of integer live ranges that constitute high register pressure static uint int_pressure_limit(); // Number of float live ranges that constitute high register pressure static uint float_pressure_limit();
// List of IfFalse or IfTrue Nodes that indicate a taken null test. // List is valid in the post-matching space.
Node_List _null_check_tests; void collect_null_checks( Node *proj, Node *orig_proj ); void validate_null_checks( );
Matcher();
// Get a projection node at position pos
Node* get_projection(uint pos) { return _projection_list[pos];
}
// Push a projection node onto the projection list void push_projection(Node* node) {
_projection_list.push(node);
}
// Number of nodes in the projection list
uint number_of_projections() const { return _projection_list.size();
}
// Select instructions for entire method void match();
// Helper for match
OptoReg::Name warp_incoming_stk_arg( VMReg reg );
// Transform, then walk. Does implicit DCE while walking. // Name changed from "transform" to avoid it being virtual.
Node *xform( Node *old_space_node, int Nodes );
// Match a single Ideal Node - turn it into a 1-Node tree; Label & Reduce.
MachNode *match_tree( const Node *n );
MachNode *match_sfpt( SafePointNode *sfpt ); // Helper for match_sfpt
OptoReg::Name warp_outgoing_stk_arg( VMReg reg, OptoReg::Name begin_out_arg_area, OptoReg::Name &out_arg_limit_per_call );
// Initialize first stack mask and related masks. void init_first_stack_mask();
// If we should save-on-entry this register bool is_save_on_entry( int reg );
// Fixup the save-on-entry registers void Fixup_Save_On_Entry( );
// --- Frame handling ---
// Register number of the stack slot corresponding to the incoming SP. // Per the Big Picture in the AD file, it is: // SharedInfo::stack0 + locks + in_preserve_stack_slots + pad2.
OptoReg::Name _old_SP;
// Register number of the stack slot corresponding to the highest incoming // argument on the stack. Per the Big Picture in the AD file, it is: // _old_SP + out_preserve_stack_slots + incoming argument size.
OptoReg::Name _in_arg_limit;
// Register number of the stack slot corresponding to the new SP. // Per the Big Picture in the AD file, it is: // _in_arg_limit + pad0
OptoReg::Name _new_SP;
// Register number of the stack slot corresponding to the highest outgoing // argument on the stack. Per the Big Picture in the AD file, it is: // _new_SP + max outgoing arguments of all calls
OptoReg::Name _out_arg_limit;
OptoRegPair *_parm_regs; // Array of machine registers per argument
RegMask *_calling_convention_mask; // Array of RegMasks per argument
// Does matcher have a match rule for this ideal node? staticconstbool has_match_rule(int opcode); staticconstbool _hasMatchRule[_last_opcode];
// Does matcher have a match rule for this ideal node and is the // predicate (if there is one) true? // NOTE: If this function is used more commonly in the future, ADLC // should generate this one. staticconstbool match_rule_supported(int opcode);
// Identify extra cases that we might want to vectorize automatically // And exclude cases which are not profitable to auto-vectorize. staticconstbool match_rule_supported_superword(int opcode, int vlen, BasicType bt);
// identify extra cases that we might want to provide match rules for // e.g. Op_ vector nodes and other intrinsics while guarding with vlen staticconstbool match_rule_supported_vector(int opcode, int vlen, BasicType bt);
staticconstbool match_rule_supported_vector_masked(int opcode, int vlen, BasicType bt);
// Actual max scalable vector register length. staticconstint scalable_vector_reg_size(const BasicType bt); // Actual max scalable predicate register length. staticconstint scalable_predicate_reg_slots();
// Vector element basic type static BasicType vector_element_basic_type(const Node* n); static BasicType vector_element_basic_type(const MachNode* use, const MachOper* opnd);
// These calls are all generated by the ADLC
// Java-Java calling convention // (what you use when Java calls Java)
// Alignment of stack in bytes, standard Intel word alignment is 4. // Sparc probably wants at least double-word (8). static uint stack_alignment_in_bytes(); // Alignment of stack, measured in stack slots. // The size of stack slots is defined by VMRegImpl::stack_slot_size. static uint stack_alignment_in_slots() { return stack_alignment_in_bytes() / (VMRegImpl::stack_slot_size);
}
// Convert a sig into a calling convention register layout // and find interesting things about it. static OptoReg::Name find_receiver(); // Return address register. On Intel it is a stack-slot. On PowerPC // it is the Link register. On Sparc it is r31? virtual OptoReg::Name return_addr() const;
RegMask _return_addr_mask; // Return value register. On Intel it is EAX. static OptoRegPair return_value(uint ideal_reg); static OptoRegPair c_return_value(uint ideal_reg);
RegMask _return_value_mask; // Inline Cache Register static OptoReg::Name inline_cache_reg(); staticint inline_cache_reg_encode();
// Register for DIVI projection of divmodI static RegMask divI_proj_mask(); // Register for MODI projection of divmodI static RegMask modI_proj_mask();
// Register for DIVL projection of divmodL static RegMask divL_proj_mask(); // Register for MODL projection of divmodL static RegMask modL_proj_mask();
// Use hardware DIV instruction when it is faster than // a code which use multiply for division by constant. staticbool use_asm_for_ldiv_by_con( jlong divisor );
// Java-Native calling convention // (what you use when intercalling between Java and C++ code)
// Frame pointer. The frame pointer is kept at the base of the stack // and so is probably the stack pointer for most machines. On Intel // it is ESP. On the PowerPC it is R1. On Sparc it is SP.
OptoReg::Name c_frame_pointer() const; static RegMask c_frame_ptr_mask;
// Is this branch offset small enough to be addressed by a short branch? bool is_short_branch_offset(int rule, int br_size, int offset);
// Should the input 'm' of node 'n' be cloned during matching? // Reports back whether the node was cloned or not. bool clone_node(Node* n, Node* m, Matcher::MStack& mstack); bool pd_clone_node(Node* n, Node* m, Matcher::MStack& mstack);
// Should the Matcher clone shifts on addressing modes, expecting them to // be subsumed into complex addressing expressions or compute them into // registers? True for Intel but false for most RISCs bool pd_clone_address_expressions(AddPNode* m, MStack& mstack, VectorSet& address_visited); // Clone base + offset address expression bool clone_base_plus_offset_address(AddPNode* m, MStack& mstack, VectorSet& address_visited);
// Generate implicit null check for narrow oops if it can fold // into address expression (x64). // // [R12 + narrow_oop_reg<<3 + offset] // fold into address expression // NullCheck narrow_oop_reg // // When narrow oops can't fold into address expression (Sparc) and // base is not null use decode_not_null and normal implicit null check. // Note, decode_not_null node can be used here since it is referenced // only on non null path but it requires special handling, see // collect_null_checks(): // // decode_not_null narrow_oop_reg, oop_reg // 'shift' and 'add base' // [oop_reg + offset] // NullCheck oop_reg // // With Zero base and when narrow oops can not fold into address // expression use normal implicit null check since only shift // is needed to decode narrow oop. // // decode narrow_oop_reg, oop_reg // only 'shift' // [oop_reg + offset] // NullCheck oop_reg // staticbool gen_narrow_oop_implicit_null_checks();
public: // This routine is run whenever a graph fails to match. // If it returns, the compiler should bailout to interpreter without error. // In non-product mode, SoftMatchFailure is false to detect non-canonical // graphs. Print a message and exit. staticvoid soft_match_failure() { if( SoftMatchFailure ) return; else { fatal("SoftMatchFailure is not allowed except in product"); }
}
// Check for a following volatile memory barrier without an // intervening load and thus we don't need a barrier here. We // retain the Node to act as a compiler ordering barrier. staticbool post_store_load_barrier(const Node* mb);
// Does n lead to an uncommon trap that can cause deoptimization? staticbool branches_to_uncommon_trap(const Node *n);
#ifndef PRODUCT // Record mach-to-Ideal mapping, reusing the Ideal IGV identifier if possible. void record_new2old(Node* newn, Node* old);
void dump_old2new_map(); // machine-independent to machine-dependent
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.