/* Detune/Unlock LCPLL */
ret = pll5g_detune(phydev); if (ret) return ret;
/* 0. Reset RCPLL */
ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 0); if (ret) return ret;
ret = vsc85xx_sd6g_common_cfg_wr(phydev, 0, 0, 0, qrate, if_mode, 0); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 0); if (ret) return ret;
/* 1. Configure sd6g for SGMII prior to sd6g_IB_CAL */
ib_rtrm_adj = 13;
ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_mm, 0, 0); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_mm, 15, 0, 1); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg2_wr(phydev, 3, 13, 5); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg3_wr(phydev, 0, 31, 1, 31); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg4_wr(phydev, 63, 63, 2, 63); if (ret) return ret;
ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 0); if (ret) return ret;
ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 2. Start rcpll_fsm */
ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS); do {
usleep_range(500, 1000);
ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
val32 = vsc85xx_csr_read(phydev, MACRO_CTRL,
PHY_S6G_PLL_STATUS); /* wait for bit 12 to clear */
} while (time_before(jiffies, deadline) && (val32 & BIT(12)));
if (val32 & BIT(12)) return -ETIMEDOUT;
/* 4. Release digital reset and disable transmitter */
ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 0); if (ret) return ret;
ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 5. Apply a frequency offset on RX-side (using internal FoJi logic) */
ret = vsc85xx_sd6g_gp_cfg_wr(phydev, 768); if (ret) return ret;
ret = vsc85xx_sd6g_dft_cfg2_wr(phydev, 0, 2, 0, 0, 0, 1); if (ret) return ret;
ret = vsc85xx_sd6g_dft_cfg0_wr(phydev, 0, 0, 1); if (ret) return ret;
ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 2); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 6. Prepare required settings for IBCAL */
ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_cal, 15, 1, 0); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_cal, 0, 0); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 7. Start IB_CAL */
ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj,
ib_sig_det_clk_sel_cal, 0, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret; /* 11 cycles (for ViperA) or 5 cycles (for ViperB & Elise) w/ SW clock */ for (iter = 0; iter < gp_iter; iter++) { /* set gp(0) */
ret = vsc85xx_sd6g_gp_cfg_wr(phydev, 769); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret; /* clear gp(0) */
ret = vsc85xx_sd6g_gp_cfg_wr(phydev, 768); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
}
ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_cal, 15, 1, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_cal, 15, 0, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 8. Wait for IB cal to complete */
deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS); do {
usleep_range(500, 1000);
ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
val32 = vsc85xx_csr_read(phydev, MACRO_CTRL,
PHY_S6G_IB_STATUS0); /* wait for bit 8 to set */
} while (time_before(jiffies, deadline) && (~val32 & BIT(8)));
if (~val32 & BIT(8)) return -ETIMEDOUT;
/* 9. Restore cfg values for mission mode */
ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_mm, 0, 1); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_mm, 15, 0, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 10. Re-enable transmitter */
ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 0); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 11. Disable frequency offset generation (using internal FoJi logic) */
ret = vsc85xx_sd6g_dft_cfg2_wr(phydev, 0, 0, 0, 0, 0, 0); if (ret) return ret;
ret = vsc85xx_sd6g_dft_cfg0_wr(phydev, 0, 0, 0); if (ret) return ret;
ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 0); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* Tune/Re-lock LCPLL */
ret = pll5g_tune(phydev); if (ret) return ret;
/* 12. Configure for Final Configuration and Settings */ /* a. Reset RCPLL */
ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 0); if (ret) return ret;
ret = vsc85xx_sd6g_common_cfg_wr(phydev, 0, 1, 0, qrate, if_mode, 0); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* b. Configure sd6g for desired operating mode */
phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_GPIO);
ret = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK); if ((ret & MAC_CFG_MASK) == MAC_CFG_QSGMII) { /* QSGMII */
pll_fsm_ctrl_data = 120;
qrate = 0;
if_mode = 3;
des_bw_ana_val = 5;
val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
PROC_CMD_READ_MOD_WRITE_PORT | PROC_CMD_QSGMII_MAC;
ret = vsc8584_cmd(phydev, val); if (ret) {
dev_err(&phydev->mdio.dev, "%s: QSGMII error: %d\n",
__func__, ret); return ret;
}
ret = phy_update_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0); if (ret) return ret;
ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
ret = vsc85xx_pll5g_cfg0_wr(phydev, 4); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0); if (ret) return ret;
ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 0); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_mm, 0, 1); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_mm, 15, 0, 1); if (ret) return ret;
ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 0); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg2_wr(phydev, 3, 13, 5); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg3_wr(phydev, 0, 31, 1, 31); if (ret) return ret;
ret = vsc85xx_sd6g_ib_cfg4_wr(phydev, 63, 63, 2, 63); if (ret) return ret;
ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 13. Start rcpll_fsm */
ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 1); if (ret) return ret;
ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
/* 14. Wait for PLL cal to complete */
deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS); do {
usleep_range(500, 1000);
ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0); if (ret) return ret;
val32 = vsc85xx_csr_read(phydev, MACRO_CTRL,
PHY_S6G_PLL_STATUS); /* wait for bit 12 to clear */
} while (time_before(jiffies, deadline) && (val32 & BIT(12)));
if (val32 & BIT(12)) return -ETIMEDOUT;
/* release lane reset */
ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 0); if (ret) return ret;
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.