/* SPDX-License-Identifier: GPL-2.0-only */ /* * This file is part of wl1251 * * Copyright (c) 1998-2007 Texas Instruments Incorporated * Copyright (C) 2008 Nokia Corporation
*/
#ifndef __WL1251_TX_H__ #define __WL1251_TX_H__
#include <linux/bitops.h> #include"acx.h"
/* * * TX PATH * * The Tx path uses a double buffer and a tx_control structure, each located * at a fixed address in the device's memory. On startup, the host retrieves * the pointers to these addresses. A double buffer allows for continuous data * flow towards the device. The host keeps track of which buffer is available * and alternates between these two buffers on a per packet basis. * * The size of each of the two buffers is large enough to hold the longest * 802.3 packet - maximum size Ethernet packet + header + descriptor. * TX complete indication will be received a-synchronously in a TX done cyclic * buffer which is composed of 16 tx_result descriptors structures and is used * in a cyclic manner. * * The TX (HOST) procedure is as follows: * 1. Read the Tx path status, that will give the data_out_count. * 2. goto 1, if not possible. * i.e. if data_in_count - data_out_count >= HwBuffer size (2 for double * buffer). * 3. Copy the packet (preceded by double_buffer_desc), if possible. * i.e. if data_in_count - data_out_count < HwBuffer size (2 for double * buffer). * 4. increment data_in_count. * 5. Inform the firmware by generating a firmware internal interrupt. * 6. FW will increment data_out_count after it reads the buffer. * * The TX Complete procedure: * 1. To get a TX complete indication the host enables the tx_complete flag in * the TX descriptor Structure. * 2. For each packet with a Tx Complete field set, the firmware adds the * transmit results to the cyclic buffer (txDoneRing) and sets both done_1 * and done_2 to 1 to indicate driver ownership. * 3. The firmware sends a Tx Complete interrupt to the host to trigger the * host to process the new data. Note: interrupt will be send per packet if * TX complete indication was requested in tx_control or per crossing * aggregation threshold. * 4. After receiving the Tx Complete interrupt, the host reads the * TxDescriptorDone information in a cyclic manner and clears both done_1 * and done_2 fields. *
*/
struct tx_result { /* * Ownership synchronization between the host and * the firmware. If done_1 and done_2 are cleared, * owned by the FW (no info ready).
*/
u8 done_1;
/* same as double_buffer_desc->id */
u8 id;
/* * Total air access duration consumed by this * packet, including all retries and overheads.
*/
u16 medium_usage;
/* Total media delay (from 1st EDCA AIFS counter until TX Complete). */
u32 medium_delay;
/* Time between host xfer and tx complete */
u32 fw_hnadling_time;
/* The LS-byte of the last TKIP sequence number. */
u8 lsb_seq_num;
/* Retry count */
u8 ack_failures;
/* At which rate we got a ACK */
u16 rate;
u16 reserved;
/* TX_* */
u8 status;
/* See done_1 */
u8 done_2;
} __packed;
staticinlineint wl1251_tx_get_queue(int queue)
{ switch (queue) { case 0: return QOS_AC_VO; case 1: return QOS_AC_VI; case 2: return QOS_AC_BE; case 3: return QOS_AC_BK; default: return QOS_AC_BE;
}
}
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.