/* SPDX-License-Identifier: MIT
*
* Permission is hereby granted, free of charge, to any person
* obtaining a copy of this software and associated documentation
* files (the "Software"), to deal in the Software without
* restriction, including without limitation the rights to use, copy,
* modify, merge, publish, distribute, sublicense, and/or sell copies
* of the Software, and to permit persons to whom the Software is
* furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be
* included in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
* SOFTWARE.
*
* Copyright:
* 2020 Evan Nemerson <evan@nemerson.com>
*/
#if !defined (SIMDE_ARM_NEON_MLS_H)
#define SIMDE_ARM_NEON_MLS_H
#include "mul.h"
#include "sub.h"
HEDLEY_DIAGNOSTIC_PUSH
SIMDE_DISABLE_UNWANTED_DIAGNOSTICS
SIMDE_BEGIN_DECLS_
SIMDE_FUNCTION_ATTRIBUTES
simde_float32x2_t
simde_vmls_f32(simde_float32x2_t a, simde_float32x2_t b, simde_float32x2_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_f32(a, b, c);
#else
return simde_vsub_f32(a, simde_vmul_f32(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_f32
#define vmls_f32(a, b, c) simde_vmls_f32((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_float64x1_t
simde_vmls_f64(simde_float64x1_t a, simde_float64x1_t b, simde_float64x1_t c) {
#if defined (SIMDE_ARM_NEON_A64V8_NATIVE)
return vmls_f64(a, b, c);
#else
return simde_vsub_f64(a, simde_vmul_f64(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_f64
#define vmls_f64(a, b, c) simde_vmls_f64((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_int8x8_t
simde_vmls_s8(simde_int8x8_t a, simde_int8x8_t b, simde_int8x8_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_s8(a, b, c);
#else
return simde_vsub_s8(a, simde_vmul_s8(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_s8
#define vmls_s8(a, b, c) simde_vmls_s8((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_int16x4_t
simde_vmls_s16(simde_int16x4_t a, simde_int16x4_t b, simde_int16x4_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_s16(a, b, c);
#else
return simde_vsub_s16(a, simde_vmul_s16(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_s16
#define vmls_s16(a, b, c) simde_vmls_s16((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_int32x2_t
simde_vmls_s32(simde_int32x2_t a, simde_int32x2_t b, simde_int32x2_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_s32(a, b, c);
#else
return simde_vsub_s32(a, simde_vmul_s32(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_s32
#define vmls_s32(a, b, c) simde_vmls_s32((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_uint8x8_t
simde_vmls_u8(simde_uint8x8_t a, simde_uint8x8_t b, simde_uint8x8_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_u8(a, b, c);
#else
return simde_vsub_u8(a, simde_vmul_u8(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_u8
#define vmls_u8(a, b, c) simde_vmls_u8((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_uint16x4_t
simde_vmls_u16(simde_uint16x4_t a, simde_uint16x4_t b, simde_uint16x4_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_u16(a, b, c);
#else
return simde_vsub_u16(a, simde_vmul_u16(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_u16
#define vmls_u16(a, b, c) simde_vmls_u16((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_uint32x2_t
simde_vmls_u32(simde_uint32x2_t a, simde_uint32x2_t b, simde_uint32x2_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmls_u32(a, b, c);
#else
return simde_vsub_u32(a, simde_vmul_u32(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmls_u32
#define vmls_u32(a, b, c) simde_vmls_u32((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_float32x4_t
simde_vmlsq_f32(simde_float32x4_t a, simde_float32x4_t b, simde_float32x4_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_f32(a, b, c);
#elif defined (SIMDE_X86_FMA_NATIVE)
simde_float32x4_private
r_,
a_ = simde_float32x4_to_private(a),
b_ = simde_float32x4_to_private(b),
c_ = simde_float32x4_to_private(c);
r_.m128 = _mm_fnmadd_ps(b_.m128, c_.m128, a_.m128);
return simde_float32x4_from_private(r_);
#else
return simde_vsubq_f32(a, simde_vmulq_f32(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_f32
#define vmlsq_f32(a, b, c) simde_vmlsq_f32((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_float64x2_t
simde_vmlsq_f64(simde_float64x2_t a, simde_float64x2_t b, simde_float64x2_t c) {
#if defined (SIMDE_ARM_NEON_A64V8_NATIVE)
return vmlsq_f64(a, b, c);
#elif defined (SIMDE_X86_FMA_NATIVE)
simde_float64x2_private
r_,
a_ = simde_float64x2_to_private(a),
b_ = simde_float64x2_to_private(b),
c_ = simde_float64x2_to_private(c);
r_.m128d = _mm_fnmadd_pd(b_.m128d, c_.m128d, a_.m128d);
return simde_float64x2_from_private(r_);
#else
return simde_vsubq_f64(a, simde_vmulq_f64(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_f64
#define vmlsq_f64(a, b, c) simde_vmlsq_f64((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_int8x16_t
simde_vmlsq_s8(simde_int8x16_t a, simde_int8x16_t b, simde_int8x16_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_s8(a, b, c);
#else
return simde_vsubq_s8(a, simde_vmulq_s8(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_s8
#define vmlsq_s8(a, b, c) simde_vmlsq_s8((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_int16x8_t
simde_vmlsq_s16(simde_int16x8_t a, simde_int16x8_t b, simde_int16x8_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_s16(a, b, c);
#else
return simde_vsubq_s16(a, simde_vmulq_s16(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_s16
#define vmlsq_s16(a, b, c) simde_vmlsq_s16((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_int32x4_t
simde_vmlsq_s32(simde_int32x4_t a, simde_int32x4_t b, simde_int32x4_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_s32(a, b, c);
#else
return simde_vsubq_s32(a, simde_vmulq_s32(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_s32
#define vmlsq_s32(a, b, c) simde_vmlsq_s32((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_uint8x16_t
simde_vmlsq_u8(simde_uint8x16_t a, simde_uint8x16_t b, simde_uint8x16_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_u8(a, b, c);
#else
return simde_vsubq_u8(a, simde_vmulq_u8(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_u8
#define vmlsq_u8(a, b, c) simde_vmlsq_u8((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_uint16x8_t
simde_vmlsq_u16(simde_uint16x8_t a, simde_uint16x8_t b, simde_uint16x8_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_u16(a, b, c);
#else
return simde_vsubq_u16(a, simde_vmulq_u16(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_u16
#define vmlsq_u16(a, b, c) simde_vmlsq_u16((a), (b), (c))
#endif
SIMDE_FUNCTION_ATTRIBUTES
simde_uint32x4_t
simde_vmlsq_u32(simde_uint32x4_t a, simde_uint32x4_t b, simde_uint32x4_t c) {
#if defined (SIMDE_ARM_NEON_A32V7_NATIVE)
return vmlsq_u32(a, b, c);
#else
return simde_vsubq_u32(a, simde_vmulq_u32(b, c));
#endif
}
#if defined (SIMDE_ARM_NEON_A32V7_ENABLE_NATIVE_ALIASES)
#undef vmlsq_u32
#define vmlsq_u32(a, b, c) simde_vmlsq_u32((a), (b), (c))
#endif
SIMDE_END_DECLS_
HEDLEY_DIAGNOSTIC_POP
#endif /* !defined(SIMDE_ARM_NEON_MLS_H) */
Messung V0.5 C=98 H=89 G=93
¤ Dauer der Verarbeitung: 0.12 Sekunden
(vorverarbeitet)
¤
*© Formatika GbR, Deutschland