/* * TLB flushing on s390 is complicated. The following requirement * from the principles of operation is the most arduous: * * "A valid table entry must not be changed while it is attached * to any CPU and may be used for translation by that CPU except to * (1) invalidate the entry by using INVALIDATE PAGE TABLE ENTRY, * or INVALIDATE DAT TABLE ENTRY, (2) alter bits 56-63 of a page * table entry, or (3) make a change by means of a COMPARE AND SWAP * AND PURGE instruction that purges the TLB." * * The modification of a pte of an active mm struct therefore is * a two step process: i) invalidate the pte, ii) store the new pte. * This is true for the page protection bit as well. * The only possible optimization is to flush at the beginning of * a tlb_gather_mmu cycle if the mm_struct is currently not in use. * * Pages used for the page tables is a different story. FIXME: more
*/
/* * Release the page cache reference for a pte removed by * tlb_ptep_clear_flush. In both flush modes the tlb for a page cache page * has already been freed, so just do free_folio_and_swap_cache. * * s390 doesn't delay rmap removal.
*/ staticinlinebool __tlb_remove_page_size(struct mmu_gather *tlb, struct page *page, bool delay_rmap, int page_size)
{
VM_WARN_ON_ONCE(delay_rmap);
/* * pte_free_tlb frees a pte table and clears the CRSTE for the * page table from the tlb.
*/ staticinlinevoid pte_free_tlb(struct mmu_gather *tlb, pgtable_t pte, unsignedlong address)
{
__tlb_adjust_range(tlb, address, PAGE_SIZE);
tlb->mm->context.flush_mm = 1;
tlb->freed_tables = 1;
tlb->cleared_pmds = 1; if (mm_has_pgste(tlb->mm))
gmap_unlink(tlb->mm, (unsignedlong *)pte, address);
tlb_remove_ptdesc(tlb, virt_to_ptdesc(pte));
}
/* * pmd_free_tlb frees a pmd table and clears the CRSTE for the * segment table entry from the tlb. * If the mm uses a two level page table the single pmd is freed * as the pgd. pmd_free_tlb checks the asce_limit against 2GB * to avoid the double free of the pmd in this case.
*/ staticinlinevoid pmd_free_tlb(struct mmu_gather *tlb, pmd_t *pmd, unsignedlong address)
{ if (mm_pmd_folded(tlb->mm)) return;
__tlb_adjust_range(tlb, address, PAGE_SIZE);
tlb->mm->context.flush_mm = 1;
tlb->freed_tables = 1;
tlb->cleared_puds = 1;
tlb_remove_ptdesc(tlb, virt_to_ptdesc(pmd));
}
/* * p4d_free_tlb frees a pud table and clears the CRSTE for the * region second table entry from the tlb. * If the mm uses a four level page table the single p4d is freed * as the pgd. p4d_free_tlb checks the asce_limit against 8PB * to avoid the double free of the p4d in this case.
*/ staticinlinevoid p4d_free_tlb(struct mmu_gather *tlb, p4d_t *p4d, unsignedlong address)
{ if (mm_p4d_folded(tlb->mm)) return;
__tlb_adjust_range(tlb, address, PAGE_SIZE);
tlb->mm->context.flush_mm = 1;
tlb->freed_tables = 1;
tlb_remove_ptdesc(tlb, virt_to_ptdesc(p4d));
}
/* * pud_free_tlb frees a pud table and clears the CRSTE for the * region third table entry from the tlb. * If the mm uses a three level page table the single pud is freed * as the pgd. pud_free_tlb checks the asce_limit against 4TB * to avoid the double free of the pud in this case.
*/ staticinlinevoid pud_free_tlb(struct mmu_gather *tlb, pud_t *pud, unsignedlong address)
{ if (mm_pud_folded(tlb->mm)) return;
__tlb_adjust_range(tlb, address, PAGE_SIZE);
tlb->mm->context.flush_mm = 1;
tlb->freed_tables = 1;
tlb->cleared_p4ds = 1;
tlb_remove_ptdesc(tlb, virt_to_ptdesc(pud));
}
#endif/* _S390_TLB_H */
Messung V0.5
¤ Dauer der Verarbeitung: 0.9 Sekunden
(vorverarbeitet)
¤
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.