/* * * Utility functions for the Freescale MPC52xx. * * Copyright (C) 2006 Sylvain Munaut <tnt@246tNt.com> * * This file is licensed under the terms of the GNU General Public License * version 2. This program is licensed "as is" without any warranty of any * kind, whether express or implied. *
*/
/* depreciated matches; shouldn't be used in new device trees */
{ .compatible = "fsl,lpb", },
{ .type = "builtin", .compatible = "mpc5200", }, /* efika */
{ .type = "soc", .compatible = "mpc5200", }, /* lite5200 */
{}
};
/* * This variable is mapped in mpc52xx_map_wdt() and used in mpc52xx_restart(). * Permanent mapping is required because mpc52xx_restart() can be called * from interrupt context while node mapping (which calls ioremap()) * cannot be used at such point.
*/ static DEFINE_SPINLOCK(mpc52xx_lock); staticstruct mpc52xx_gpt __iomem *mpc52xx_wdt; staticstruct mpc52xx_cdm __iomem *mpc52xx_cdm;
/* * Configure the XLB arbiter settings to match what Linux expects.
*/ void __init
mpc5200_setup_xlb_arbiter(void)
{ struct device_node *np; struct mpc52xx_xlb __iomem *xlb;
np = of_find_matching_node(NULL, mpc52xx_xlb_ids);
xlb = of_iomap(np, 0);
of_node_put(np); if (!xlb) {
printk(KERN_ERR __FILE__ ": " "Error mapping XLB in mpc52xx_setup_cpu(). " "Expect some abnormal behavior\n"); return;
}
/* * Disable XLB pipelining * (cfr errate 292. We could do this only just before ATA PIO * transaction and re-enable it afterwards ...) * Not needed on MPC5200B.
*/ if ((mfspr(SPRN_SVR) & MPC5200_SVR_MASK) == MPC5200_SVR)
out_be32(&xlb->config, in_be32(&xlb->config) | MPC52xx_XLB_CFG_PLDIS);
iounmap(xlb);
}
/* * This variable is mapped in mpc52xx_map_common_devices and * used in mpc5200_psc_ac97_gpio_reset().
*/ static DEFINE_SPINLOCK(gpio_lock); struct mpc52xx_gpio __iomem *simple_gpio; struct mpc52xx_gpio_wkup __iomem *wkup_gpio;
/** * mpc52xx_declare_of_platform_devices: register internal devices and children * of the localplus bus to the of_platform * bus.
*/ void __init mpc52xx_declare_of_platform_devices(void)
{ /* Find all the 'platform' devices and register them. */ if (of_platform_populate(NULL, mpc52xx_bus_ids, NULL, NULL))
pr_err(__FILE__ ": Error while populating devices from DT\n");
}
/** * mpc52xx_map_common_devices: iomap devices required by common code
*/ void __init
mpc52xx_map_common_devices(void)
{ struct device_node *np;
/* mpc52xx_wdt is mapped here and used in mpc52xx_restart, * possibly from a interrupt context. wdt is only implement * on a gpt0, so check has-wdt property before mapping.
*/
for_each_matching_node(np, mpc52xx_gpt_ids) { if (of_property_read_bool(np, "fsl,has-wdt") ||
of_property_read_bool(np, "has-wdt")) {
mpc52xx_wdt = of_iomap(np, 0);
of_node_put(np); break;
}
}
/* Clock Distribution Module, used by PSC clock setting function */
np = of_find_matching_node(NULL, mpc52xx_cdm_ids);
mpc52xx_cdm = of_iomap(np, 0);
of_node_put(np);
/** * mpc52xx_set_psc_clkdiv: Set clock divider in the CDM for PSC ports * * @psc_id: id of psc port; must be 1,2,3 or 6 * @clkdiv: clock divider value to put into CDM PSC register.
*/ int mpc52xx_set_psc_clkdiv(int psc_id, int clkdiv)
{ unsignedlong flags;
u16 __iomem *reg;
u32 val;
u32 mask;
u32 mclken_div;
/* Set the rate and enable the clock */
spin_lock_irqsave(&mpc52xx_lock, flags);
out_be16(reg, mclken_div);
val = in_be32(&mpc52xx_cdm->clk_enables);
out_be32(&mpc52xx_cdm->clk_enables, val | mask);
spin_unlock_irqrestore(&mpc52xx_lock, flags);
/** * mpc52xx_restart: ppc_md->restart hook for mpc5200 using the watchdog timer
*/ void __noreturn mpc52xx_restart(char *cmd)
{
local_irq_disable();
/* Turn on the watchdog and wait for it to expire.
* It effectively does a reset. */ if (mpc52xx_wdt) {
out_be32(&mpc52xx_wdt->mode, 0x00000000);
out_be32(&mpc52xx_wdt->count, 0x000000ff);
out_be32(&mpc52xx_wdt->mode, 0x00009004);
} else
printk(KERN_ERR __FILE__ ": " "mpc52xx_restart: Can't access wdt. " "Restart impossible, system halted.\n");
/** * mpc5200_psc_ac97_gpio_reset: Use gpio pins to reset the ac97 bus * * @psc: psc number to reset (only psc 1 and 2 support ac97)
*/ int mpc5200_psc_ac97_gpio_reset(int psc_number)
{ unsignedlong flags;
u32 gpio;
u32 mux; int out; int reset; int sync;
if ((!simple_gpio) || (!wkup_gpio)) return -ENODEV;
switch (psc_number) { case 0:
reset = PSC1_RESET; /* AC97_1_RES */
sync = PSC1_SYNC; /* AC97_1_SYNC */
out = PSC1_SDATA_OUT; /* AC97_1_SDATA_OUT */
gpio = MPC52xx_GPIO_PSC1_MASK; break; case 1:
reset = PSC2_RESET; /* AC97_2_RES */
sync = PSC2_SYNC; /* AC97_2_SYNC */
out = PSC2_SDATA_OUT; /* AC97_2_SDATA_OUT */
gpio = MPC52xx_GPIO_PSC2_MASK; break; default:
pr_err(__FILE__ ": Unable to determine PSC, no ac97 " "cold-reset will be performed\n"); return -ENODEV;
}