staticbool cs35l41_readable_reg(struct device *dev, unsignedint reg)
{ switch (reg) { case CS35L41_DEVID: case CS35L41_REVID: case CS35L41_FABID: case CS35L41_RELID: case CS35L41_OTPID: case CS35L41_SFT_RESET: case CS35L41_TEST_KEY_CTL: case CS35L41_USER_KEY_CTL: case CS35L41_OTP_CTRL0: case CS35L41_OTP_CTRL3: case CS35L41_OTP_CTRL4: case CS35L41_OTP_CTRL5: case CS35L41_OTP_CTRL6: case CS35L41_OTP_CTRL7: case CS35L41_OTP_CTRL8: case CS35L41_PWR_CTRL1: case CS35L41_PWR_CTRL2: case CS35L41_PWR_CTRL3: case CS35L41_CTRL_OVRRIDE: case CS35L41_AMP_OUT_MUTE: case CS35L41_PROTECT_REL_ERR_IGN: case CS35L41_GPIO_PAD_CONTROL: case CS35L41_JTAG_CONTROL: case CS35L41_PWRMGT_CTL: case CS35L41_WAKESRC_CTL: case CS35L41_PWRMGT_STS: case CS35L41_PLL_CLK_CTRL: case CS35L41_DSP_CLK_CTRL: case CS35L41_GLOBAL_CLK_CTRL: case CS35L41_DATA_FS_SEL: case CS35L41_TST_FS_MON0: case CS35L41_MDSYNC_EN: case CS35L41_MDSYNC_TX_ID: case CS35L41_MDSYNC_PWR_CTRL: case CS35L41_MDSYNC_DATA_TX: case CS35L41_MDSYNC_TX_STATUS: case CS35L41_MDSYNC_DATA_RX: case CS35L41_MDSYNC_RX_STATUS: case CS35L41_MDSYNC_ERR_STATUS: case CS35L41_MDSYNC_SYNC_PTE2: case CS35L41_MDSYNC_SYNC_PTE3: case CS35L41_MDSYNC_SYNC_MSM_STATUS: case CS35L41_BSTCVRT_VCTRL1: case CS35L41_BSTCVRT_VCTRL2: case CS35L41_BSTCVRT_PEAK_CUR: case CS35L41_BSTCVRT_SFT_RAMP: case CS35L41_BSTCVRT_COEFF: case CS35L41_BSTCVRT_SLOPE_LBST: case CS35L41_BSTCVRT_SW_FREQ: case CS35L41_BSTCVRT_DCM_CTRL: case CS35L41_BSTCVRT_DCM_MODE_FORCE: case CS35L41_BSTCVRT_OVERVOLT_CTRL: case CS35L41_VI_VOL_POL: case CS35L41_DTEMP_WARN_THLD: case CS35L41_DTEMP_CFG: case CS35L41_DTEMP_EN: case CS35L41_VPVBST_FS_SEL: case CS35L41_SP_ENABLES: case CS35L41_SP_RATE_CTRL: case CS35L41_SP_FORMAT: case CS35L41_SP_HIZ_CTRL: case CS35L41_SP_FRAME_TX_SLOT: case CS35L41_SP_FRAME_RX_SLOT: case CS35L41_SP_TX_WL: case CS35L41_SP_RX_WL: case CS35L41_DAC_PCM1_SRC: case CS35L41_ASP_TX1_SRC: case CS35L41_ASP_TX2_SRC: case CS35L41_ASP_TX3_SRC: case CS35L41_ASP_TX4_SRC: case CS35L41_DSP1_RX1_SRC: case CS35L41_DSP1_RX2_SRC: case CS35L41_DSP1_RX3_SRC: case CS35L41_DSP1_RX4_SRC: case CS35L41_DSP1_RX5_SRC: case CS35L41_DSP1_RX6_SRC: case CS35L41_DSP1_RX7_SRC: case CS35L41_DSP1_RX8_SRC: case CS35L41_NGATE1_SRC: case CS35L41_NGATE2_SRC: case CS35L41_AMP_DIG_VOL_CTRL: case CS35L41_VPBR_CFG: case CS35L41_VBBR_CFG: case CS35L41_VPBR_STATUS: case CS35L41_VBBR_STATUS: case CS35L41_OVERTEMP_CFG: case CS35L41_AMP_ERR_VOL: case CS35L41_VOL_STATUS_TO_DSP: case CS35L41_CLASSH_CFG: case CS35L41_WKFET_CFG: case CS35L41_NG_CFG: case CS35L41_AMP_GAIN_CTRL: case CS35L41_DAC_MSM_CFG: case CS35L41_IRQ1_CFG: case CS35L41_IRQ1_STATUS: case CS35L41_IRQ1_STATUS1: case CS35L41_IRQ1_STATUS2: case CS35L41_IRQ1_STATUS3: case CS35L41_IRQ1_STATUS4: case CS35L41_IRQ1_RAW_STATUS1: case CS35L41_IRQ1_RAW_STATUS2: case CS35L41_IRQ1_RAW_STATUS3: case CS35L41_IRQ1_RAW_STATUS4: case CS35L41_IRQ1_MASK1: case CS35L41_IRQ1_MASK2: case CS35L41_IRQ1_MASK3: case CS35L41_IRQ1_MASK4: case CS35L41_IRQ1_FRC1: case CS35L41_IRQ1_FRC2: case CS35L41_IRQ1_FRC3: case CS35L41_IRQ1_FRC4: case CS35L41_IRQ1_EDGE1: case CS35L41_IRQ1_EDGE4: case CS35L41_IRQ1_POL1: case CS35L41_IRQ1_POL2: case CS35L41_IRQ1_POL3: case CS35L41_IRQ1_POL4: case CS35L41_IRQ1_DB3: case CS35L41_IRQ2_CFG: case CS35L41_IRQ2_STATUS: case CS35L41_IRQ2_STATUS1: case CS35L41_IRQ2_STATUS2: case CS35L41_IRQ2_STATUS3: case CS35L41_IRQ2_STATUS4: case CS35L41_IRQ2_RAW_STATUS1: case CS35L41_IRQ2_RAW_STATUS2: case CS35L41_IRQ2_RAW_STATUS3: case CS35L41_IRQ2_RAW_STATUS4: case CS35L41_IRQ2_MASK1: case CS35L41_IRQ2_MASK2: case CS35L41_IRQ2_MASK3: case CS35L41_IRQ2_MASK4: case CS35L41_IRQ2_FRC1: case CS35L41_IRQ2_FRC2: case CS35L41_IRQ2_FRC3: case CS35L41_IRQ2_FRC4: case CS35L41_IRQ2_EDGE1: case CS35L41_IRQ2_EDGE4: case CS35L41_IRQ2_POL1: case CS35L41_IRQ2_POL2: case CS35L41_IRQ2_POL3: case CS35L41_IRQ2_POL4: case CS35L41_IRQ2_DB3: case CS35L41_GPIO_STATUS1: case CS35L41_GPIO1_CTRL1: case CS35L41_GPIO2_CTRL1: case CS35L41_MIXER_NGATE_CFG: case CS35L41_MIXER_NGATE_CH1_CFG: case CS35L41_MIXER_NGATE_CH2_CFG: case CS35L41_DSP_MBOX_1 ... CS35L41_DSP_VIRT2_MBOX_8: case CS35L41_CLOCK_DETECT_1: case CS35L41_DIE_STS1: case CS35L41_DIE_STS2: case CS35L41_TEMP_CAL1: case CS35L41_TEMP_CAL2: case CS35L41_DSP1_TIMESTAMP_COUNT: case CS35L41_DSP1_SYS_ID: case CS35L41_DSP1_SYS_VERSION: case CS35L41_DSP1_SYS_CORE_ID: case CS35L41_DSP1_SYS_AHB_ADDR: case CS35L41_DSP1_SYS_XSRAM_SIZE: case CS35L41_DSP1_SYS_YSRAM_SIZE: case CS35L41_DSP1_SYS_PSRAM_SIZE: case CS35L41_DSP1_SYS_PM_BOOT_SIZE: case CS35L41_DSP1_SYS_FEATURES: case CS35L41_DSP1_SYS_FIR_FILTERS: case CS35L41_DSP1_SYS_LMS_FILTERS: case CS35L41_DSP1_SYS_XM_BANK_SIZE: case CS35L41_DSP1_SYS_YM_BANK_SIZE: case CS35L41_DSP1_SYS_PM_BANK_SIZE: case CS35L41_DSP1_RX1_RATE: case CS35L41_DSP1_RX2_RATE: case CS35L41_DSP1_RX3_RATE: case CS35L41_DSP1_RX4_RATE: case CS35L41_DSP1_RX5_RATE: case CS35L41_DSP1_RX6_RATE: case CS35L41_DSP1_RX7_RATE: case CS35L41_DSP1_RX8_RATE: case CS35L41_DSP1_TX1_RATE: case CS35L41_DSP1_TX2_RATE: case CS35L41_DSP1_TX3_RATE: case CS35L41_DSP1_TX4_RATE: case CS35L41_DSP1_TX5_RATE: case CS35L41_DSP1_TX6_RATE: case CS35L41_DSP1_TX7_RATE: case CS35L41_DSP1_TX8_RATE: case CS35L41_DSP1_SCRATCH1: case CS35L41_DSP1_SCRATCH2: case CS35L41_DSP1_SCRATCH3: case CS35L41_DSP1_SCRATCH4: case CS35L41_DSP1_CCM_CORE_CTRL: case CS35L41_DSP1_CCM_CLK_OVERRIDE: case CS35L41_DSP1_XM_MSTR_EN: case CS35L41_DSP1_XM_CORE_PRI: case CS35L41_DSP1_XM_AHB_PACK_PL_PRI: case CS35L41_DSP1_XM_AHB_UP_PL_PRI: case CS35L41_DSP1_XM_ACCEL_PL0_PRI: case CS35L41_DSP1_XM_NPL0_PRI: case CS35L41_DSP1_YM_MSTR_EN: case CS35L41_DSP1_YM_CORE_PRI: case CS35L41_DSP1_YM_AHB_PACK_PL_PRI: case CS35L41_DSP1_YM_AHB_UP_PL_PRI: case CS35L41_DSP1_YM_ACCEL_PL0_PRI: case CS35L41_DSP1_YM_NPL0_PRI: case CS35L41_DSP1_MPU_XM_ACCESS0: case CS35L41_DSP1_MPU_YM_ACCESS0: case CS35L41_DSP1_MPU_WNDW_ACCESS0: case CS35L41_DSP1_MPU_XREG_ACCESS0: case CS35L41_DSP1_MPU_YREG_ACCESS0: case CS35L41_DSP1_MPU_XM_ACCESS1: case CS35L41_DSP1_MPU_YM_ACCESS1: case CS35L41_DSP1_MPU_WNDW_ACCESS1: case CS35L41_DSP1_MPU_XREG_ACCESS1: case CS35L41_DSP1_MPU_YREG_ACCESS1: case CS35L41_DSP1_MPU_XM_ACCESS2: case CS35L41_DSP1_MPU_YM_ACCESS2: case CS35L41_DSP1_MPU_WNDW_ACCESS2: case CS35L41_DSP1_MPU_XREG_ACCESS2: case CS35L41_DSP1_MPU_YREG_ACCESS2: case CS35L41_DSP1_MPU_XM_ACCESS3: case CS35L41_DSP1_MPU_YM_ACCESS3: case CS35L41_DSP1_MPU_WNDW_ACCESS3: case CS35L41_DSP1_MPU_XREG_ACCESS3: case CS35L41_DSP1_MPU_YREG_ACCESS3: case CS35L41_DSP1_MPU_XM_VIO_ADDR: case CS35L41_DSP1_MPU_XM_VIO_STATUS: case CS35L41_DSP1_MPU_YM_VIO_ADDR: case CS35L41_DSP1_MPU_YM_VIO_STATUS: case CS35L41_DSP1_MPU_PM_VIO_ADDR: case CS35L41_DSP1_MPU_PM_VIO_STATUS: case CS35L41_DSP1_MPU_LOCK_CONFIG: case CS35L41_DSP1_MPU_WDT_RST_CTRL: case CS35L41_OTP_TRIM_1: case CS35L41_OTP_TRIM_2: case CS35L41_OTP_TRIM_3: case CS35L41_OTP_TRIM_4: case CS35L41_OTP_TRIM_5: case CS35L41_OTP_TRIM_6: case CS35L41_OTP_TRIM_7: case CS35L41_OTP_TRIM_8: case CS35L41_OTP_TRIM_9: case CS35L41_OTP_TRIM_10: case CS35L41_OTP_TRIM_11: case CS35L41_OTP_TRIM_12: case CS35L41_OTP_TRIM_13: case CS35L41_OTP_TRIM_14: case CS35L41_OTP_TRIM_15: case CS35L41_OTP_TRIM_16: case CS35L41_OTP_TRIM_17: case CS35L41_OTP_TRIM_18: case CS35L41_OTP_TRIM_19: case CS35L41_OTP_TRIM_20: case CS35L41_OTP_TRIM_21: case CS35L41_OTP_TRIM_22: case CS35L41_OTP_TRIM_23: case CS35L41_OTP_TRIM_24: case CS35L41_OTP_TRIM_25: case CS35L41_OTP_TRIM_26: case CS35L41_OTP_TRIM_27: case CS35L41_OTP_TRIM_28: case CS35L41_OTP_TRIM_29: case CS35L41_OTP_TRIM_30: case CS35L41_OTP_TRIM_31: case CS35L41_OTP_TRIM_32: case CS35L41_OTP_TRIM_33: case CS35L41_OTP_TRIM_34: case CS35L41_OTP_TRIM_35: case CS35L41_OTP_TRIM_36: case CS35L41_OTP_MEM0 ... CS35L41_OTP_MEM31: case CS35L41_DSP1_XMEM_PACK_0 ... CS35L41_DSP1_XMEM_PACK_3068: case CS35L41_DSP1_XMEM_UNPACK32_0 ... CS35L41_DSP1_XMEM_UNPACK32_2046: case CS35L41_DSP1_XMEM_UNPACK24_0 ... CS35L41_DSP1_XMEM_UNPACK24_4093: case CS35L41_DSP1_YMEM_PACK_0 ... CS35L41_DSP1_YMEM_PACK_1532: case CS35L41_DSP1_YMEM_UNPACK32_0 ... CS35L41_DSP1_YMEM_UNPACK32_1022: case CS35L41_DSP1_YMEM_UNPACK24_0 ... CS35L41_DSP1_YMEM_UNPACK24_2045: case CS35L41_DSP1_PMEM_0 ... CS35L41_DSP1_PMEM_5114: /*test regs*/ case CS35L41_PLL_OVR: case CS35L41_BST_TEST_DUTY: case CS35L41_DIGPWM_IOCTRL: returntrue; default: returnfalse;
}
}
staticbool cs35l41_precious_reg(struct device *dev, unsignedint reg)
{ switch (reg) { case CS35L41_TEST_KEY_CTL: case CS35L41_USER_KEY_CTL: case CS35L41_OTP_MEM0 ... CS35L41_OTP_MEM31: case CS35L41_TST_FS_MON0: case CS35L41_DSP1_XMEM_PACK_0 ... CS35L41_DSP1_XMEM_PACK_3068: case CS35L41_DSP1_YMEM_PACK_0 ... CS35L41_DSP1_YMEM_PACK_1532: case CS35L41_DSP1_PMEM_0 ... CS35L41_DSP1_PMEM_5114: returntrue; default: returnfalse;
}
}
staticbool cs35l41_volatile_reg(struct device *dev, unsignedint reg)
{ switch (reg) { case CS35L41_DEVID: case CS35L41_SFT_RESET: case CS35L41_FABID: case CS35L41_REVID: case CS35L41_OTPID: case CS35L41_TEST_KEY_CTL: case CS35L41_USER_KEY_CTL: case CS35L41_PWRMGT_CTL: case CS35L41_WAKESRC_CTL: case CS35L41_PWRMGT_STS: case CS35L41_DTEMP_EN: case CS35L41_IRQ1_STATUS: case CS35L41_IRQ1_STATUS1: case CS35L41_IRQ1_STATUS2: case CS35L41_IRQ1_STATUS3: case CS35L41_IRQ1_STATUS4: case CS35L41_IRQ1_RAW_STATUS1: case CS35L41_IRQ1_RAW_STATUS2: case CS35L41_IRQ1_RAW_STATUS3: case CS35L41_IRQ1_RAW_STATUS4: case CS35L41_IRQ2_STATUS: case CS35L41_IRQ2_STATUS1: case CS35L41_IRQ2_STATUS2: case CS35L41_IRQ2_STATUS3: case CS35L41_IRQ2_STATUS4: case CS35L41_IRQ2_RAW_STATUS1: case CS35L41_IRQ2_RAW_STATUS2: case CS35L41_IRQ2_RAW_STATUS3: case CS35L41_IRQ2_RAW_STATUS4: case CS35L41_GPIO_STATUS1: case CS35L41_DSP_MBOX_1 ... CS35L41_DSP_VIRT2_MBOX_8: case CS35L41_DSP1_XMEM_PACK_0 ... CS35L41_DSP1_XMEM_PACK_3068: case CS35L41_DSP1_XMEM_UNPACK32_0 ... CS35L41_DSP1_XMEM_UNPACK32_2046: case CS35L41_DSP1_XMEM_UNPACK24_0 ... CS35L41_DSP1_XMEM_UNPACK24_4093: case CS35L41_DSP1_YMEM_PACK_0 ... CS35L41_DSP1_YMEM_PACK_1532: case CS35L41_DSP1_YMEM_UNPACK32_0 ... CS35L41_DSP1_YMEM_UNPACK32_1022: case CS35L41_DSP1_YMEM_UNPACK24_0 ... CS35L41_DSP1_YMEM_UNPACK24_2045: case CS35L41_DSP1_PMEM_0 ... CS35L41_DSP1_PMEM_5114: case CS35L41_DSP1_SCRATCH1: case CS35L41_DSP1_SCRATCH2: case CS35L41_DSP1_SCRATCH3: case CS35L41_DSP1_SCRATCH4: case CS35L41_DSP1_CCM_CLK_OVERRIDE ... CS35L41_DSP1_WDT_STATUS: case CS35L41_OTP_MEM0 ... CS35L41_OTP_MEM31: returntrue; default: returnfalse;
}
}
/* Must be called with the TEST_KEY unlocked */ int cs35l41_register_errata_patch(struct device *dev, struct regmap *reg, unsignedint reg_revid)
{ char *rev; int ret;
switch (reg_revid) { case CS35L41_REVID_A0:
ret = regmap_register_patch(reg, cs35l41_reva0_errata_patch,
ARRAY_SIZE(cs35l41_reva0_errata_patch));
rev = "A0"; break; case CS35L41_REVID_B0:
ret = regmap_register_patch(reg, cs35l41_revb0_errata_patch,
ARRAY_SIZE(cs35l41_revb0_errata_patch));
rev = "B0"; break; case CS35L41_REVID_B2:
ret = regmap_register_patch(reg, cs35l41_revb2_errata_patch,
ARRAY_SIZE(cs35l41_revb2_errata_patch));
rev = "B2"; break; default:
ret = -EINVAL;
rev = "XX"; break;
}
if (ret)
dev_err(dev, "Failed to apply %s errata patch: %d\n", rev, ret);
ret = regmap_write(reg, CS35L41_DSP1_CCM_CORE_CTRL, 0); if (ret < 0)
dev_err(dev, "Write CCM_CORE_CTRL failed: %d\n", ret);
val = 0;
mask = 0; for (i = 0; i < rx_num; i++) {
dev_dbg(dev, "rx slot %d position = %d\n", i, rx_slot[i]);
val |= rx_slot[i] << (i * 8);
mask |= 0x3F << (i * 8);
}
regmap_update_bits(reg, CS35L41_SP_FRAME_RX_SLOT, mask, val);
val = 0;
mask = 0; for (i = 0; i < tx_num; i++) {
dev_dbg(dev, "tx slot %d position = %d\n", i, tx_slot[i]);
val |= tx_slot[i] << (i * 8);
mask |= 0x3F << (i * 8);
}
regmap_update_bits(reg, CS35L41_SP_FRAME_TX_SLOT, mask, val);
staticint cs35l41_boost_config(struct device *dev, struct regmap *regmap, int boost_ind, int boost_cap, int boost_ipk)
{ unsignedchar bst_lbst_val, bst_cbst_range, bst_ipk_scaled; int ret;
int cs35l41_init_boost(struct device *dev, struct regmap *regmap, struct cs35l41_hw_cfg *hw_cfg)
{ int ret;
switch (hw_cfg->bst_type) { case CS35L41_SHD_BOOST_ACTV:
regmap_multi_reg_write(regmap, cs35l41_actv_seq, ARRAY_SIZE(cs35l41_actv_seq));
fallthrough; case CS35L41_INT_BOOST:
ret = cs35l41_boost_config(dev, regmap, hw_cfg->bst_ind,
hw_cfg->bst_cap, hw_cfg->bst_ipk); if (ret)
dev_err(dev, "Error in Boost DT config: %d\n", ret); break; case CS35L41_EXT_BOOST: case CS35L41_EXT_BOOST_NO_VSPK_SWITCH: /* Only CLSA0100 doesn't use GPIO as VSPK switch, but even on that laptop we can * toggle GPIO1 as is not connected to anything. * There will be no other device without VSPK switch.
*/
regmap_write(regmap, CS35L41_GPIO1_CTRL1, 0x00000001);
regmap_multi_reg_write(regmap, cs35l41_reset_to_safe,
ARRAY_SIZE(cs35l41_reset_to_safe));
ret = regmap_update_bits(regmap, CS35L41_PWR_CTRL2, CS35L41_BST_EN_MASK,
CS35L41_BST_DIS_FET_OFF << CS35L41_BST_EN_SHIFT); break; case CS35L41_SHD_BOOST_PASS:
ret = regmap_multi_reg_write(regmap, cs35l41_pass_seq,
ARRAY_SIZE(cs35l41_pass_seq)); break; default:
dev_err(dev, "Boost type %d not supported\n", hw_cfg->bst_type);
ret = -EINVAL; break;
}
bool cs35l41_safe_reset(struct regmap *regmap, enum cs35l41_boost_type b_type)
{ switch (b_type) { /* There is only one laptop that doesn't have VSPK switch. */ case CS35L41_EXT_BOOST_NO_VSPK_SWITCH: returnfalse; case CS35L41_EXT_BOOST:
regmap_write(regmap, CS35L41_GPIO1_CTRL1, 0x00000001);
regmap_multi_reg_write(regmap, cs35l41_safe_to_reset,
ARRAY_SIZE(cs35l41_safe_to_reset)); returntrue; default: returntrue;
}
}
EXPORT_SYMBOL_GPL(cs35l41_safe_reset);
/* * Enabling the CS35L41_SHD_BOOST_ACTV and CS35L41_SHD_BOOST_PASS shared boosts * does also require a call to cs35l41_mdsync_up(), but not before getting the * PLL Lock signal. * * PLL Lock seems to be triggered soon after snd_pcm_start() is executed and * SNDRV_PCM_TRIGGER_START command is processed, which happens (long) after the * SND_SOC_DAPM_PRE_PMU event handler is invoked as part of snd_pcm_prepare(). * * This event handler is where cs35l41_global_enable() is normally called from, * but waiting for PLL Lock here will time out. Increasing the wait duration * will not help, as the only consequence of it would be to add an unnecessary * delay in the invocation of snd_pcm_start(). * * Trying to move the wait in the SNDRV_PCM_TRIGGER_START callback is not a * solution either, as the trigger is executed in an IRQ-off atomic context. * * The current approach is to invoke cs35l41_mdsync_up() right after receiving * the PLL Lock interrupt, in the IRQ handler.
*/ int cs35l41_global_enable(struct device *dev, struct regmap *regmap, enum cs35l41_boost_type b_type, int enable, struct cs_dsp *dsp)
{ int ret; unsignedint gpio1_func, pad_control, pwr_ctrl1, pwr_ctrl3, int_status, pup_pdn_mask; unsignedint pwr_ctl1_val; struct reg_sequence cs35l41_mdsync_down_seq[] = {
{CS35L41_PWR_CTRL3, 0},
{CS35L41_GPIO_PAD_CONTROL, 0},
{CS35L41_PWR_CTRL1, 0, 3000},
};
ret = regmap_multi_reg_write(regmap, cs35l41_mdsync_down_seq,
ARRAY_SIZE(cs35l41_mdsync_down_seq)); /* Activation to be completed later via cs35l41_mdsync_up() */ if (ret || enable) return ret;
ret = regmap_read_poll_timeout(regmap, CS35L41_IRQ1_STATUS1,
int_status, int_status & pup_pdn_mask,
1000, 100000); if (ret)
dev_err(dev, "Enable(%d) failed: %d\n", enable, ret);
/* Clear PUP/PDN status */
regmap_write(regmap, CS35L41_IRQ1_STATUS1, pup_pdn_mask); break; case CS35L41_INT_BOOST:
ret = regmap_update_bits(regmap, CS35L41_PWR_CTRL1, CS35L41_GLOBAL_EN_MASK,
enable << CS35L41_GLOBAL_EN_SHIFT); if (ret) {
dev_err(dev, "CS35L41_PWR_CTRL1 set failed: %d\n", ret); return ret;
}
ret = regmap_read_poll_timeout(regmap, CS35L41_IRQ1_STATUS1,
int_status, int_status & pup_pdn_mask,
1000, 100000); if (ret)
dev_err(dev, "Enable(%d) failed: %d\n", enable, ret);
/* Clear PUP/PDN status */
regmap_write(regmap, CS35L41_IRQ1_STATUS1, pup_pdn_mask); break; case CS35L41_EXT_BOOST: case CS35L41_EXT_BOOST_NO_VSPK_SWITCH: if (enable) { /* Test Key is unlocked here */
ret = regmap_multi_reg_write(regmap, cs35l41_safe_to_active_start,
ARRAY_SIZE(cs35l41_safe_to_active_start)); if (ret) return ret;
ret = regmap_read_poll_timeout(regmap, CS35L41_IRQ1_STATUS1, int_status,
int_status & CS35L41_PUP_DONE_MASK, 1000, 100000); if (ret) {
dev_err(dev, "Failed waiting for CS35L41_PUP_DONE_MASK: %d\n", ret); /* Lock the test key, it was unlocked during the multi_reg_write */
cs35l41_test_key_lock(dev, regmap); return ret;
}
regmap_write(regmap, CS35L41_IRQ1_STATUS1, CS35L41_PUP_DONE_MASK);
if (dsp->running && dsp->fw_id_version > CS35L41_FIRMWARE_OLD_VERSION)
ret = cs35l41_set_cspl_mbox_cmd(dev, regmap,
CSPL_MBOX_CMD_SPK_OUT_ENABLE); else
ret = regmap_multi_reg_write(regmap, cs35l41_safe_to_active_en_spk,
ARRAY_SIZE(cs35l41_safe_to_active_en_spk));
/* Lock the test key, it was unlocked during the multi_reg_write */
cs35l41_test_key_lock(dev, regmap);
} else { /* Test Key is unlocked here */
ret = regmap_multi_reg_write(regmap, cs35l41_active_to_safe_start,
ARRAY_SIZE(cs35l41_active_to_safe_start)); if (ret) { /* Lock the test key, it was unlocked during the multi_reg_write */
cs35l41_test_key_lock(dev, regmap); return ret;
}
ret = regmap_read_poll_timeout(regmap, CS35L41_IRQ1_STATUS1, int_status,
int_status & CS35L41_PDN_DONE_MASK, 1000, 100000); if (ret) {
dev_err(dev, "Failed waiting for CS35L41_PDN_DONE_MASK: %d\n", ret); /* Lock the test key, it was unlocked during the multi_reg_write */
cs35l41_test_key_lock(dev, regmap); return ret;
}
regmap_write(regmap, CS35L41_IRQ1_STATUS1, CS35L41_PDN_DONE_MASK);
/* Test Key is locked here */
ret = regmap_multi_reg_write(regmap, cs35l41_active_to_safe_end,
ARRAY_SIZE(cs35l41_active_to_safe_end));
} break; default:
ret = -EINVAL; break;
}
/* * To be called after receiving the IRQ Lock interrupt, in order to complete * any shared boost activation initiated by cs35l41_global_enable().
*/ int cs35l41_mdsync_up(struct regmap *regmap)
{ return regmap_update_bits(regmap, CS35L41_PWR_CTRL3,
CS35L41_SYNC_EN_MASK, CS35L41_SYNC_EN_MASK);
}
EXPORT_SYMBOL_GPL(cs35l41_mdsync_up);
int cs35l41_enter_hibernate(struct device *dev, struct regmap *regmap, enum cs35l41_boost_type b_type)
{ if (!cs35l41_safe_reset(regmap, b_type)) {
dev_dbg(dev, "System does not support Suspend\n"); return -EINVAL;
}
staticvoid cs35l41_wait_for_pwrmgt_sts(struct device *dev, struct regmap *regmap)
{ constint pwrmgt_retries = 10; unsignedint sts; int i, ret;
for (i = 0; i < pwrmgt_retries; i++) {
ret = regmap_read(regmap, CS35L41_PWRMGT_STS, &sts); if (ret)
dev_err(dev, "Failed to read PWRMGT_STS: %d\n", ret); elseif (!(sts & CS35L41_WR_PEND_STS_MASK)) return;
udelay(20);
}
dev_err(dev, "Timed out reading PWRMGT_STS\n");
}
int cs35l41_exit_hibernate(struct device *dev, struct regmap *regmap)
{ constint wake_retries = 20; constint sleep_retries = 5; int ret, i, j;
for (i = 0; i < sleep_retries; i++) {
dev_dbg(dev, "Exit hibernate\n");
for (j = 0; j < wake_retries; j++) {
ret = cs35l41_set_cspl_mbox_cmd(dev, regmap,
CSPL_MBOX_CMD_OUT_OF_HIBERNATE); if (!ret) break;
usleep_range(100, 200);
}
if (j < wake_retries) {
dev_dbg(dev, "Wake success at cycle: %d\n", j); return 0;
}
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.